# NM27LC512 524,288-Bit (64k x 8) Low Current CMOS EPROM ### **General Description** The NM27LC512 is a 64k x 8 EPROM manufactured on a proven, manufacturable CMOS process, consuming extremely low current in both the active and standby modes. The NM27LC512 consumes a mere 30 mW, making it ideal for portable and hand held computers, data acquisition and medical equipment, and for systems using in-line power. The NM27LC512 is one among a family of Power Miser products from National Semiconductor catering to the increasing low current demands of the market. Offered in a JEDEC Standard Pinout, the NM27LC512 offers a viable alternative to the user as a replacement for existing high power devices, while also providing an upgrade path from lower densities. ### **Features** - Low CMOS power consumption - 5V operation - 8.0 mA (Max) active - 100 μA (Max) standby - 150 ns access time - Latch-up immunity to 200 mA - ESD protection exceeds 2000V - JEDEC standard pinout - Manufacturer's identification code ### **Block Diagram** ### Pin Names | A0-A15 | Addresses | |--------------------|---------------| | CE | Chip Enable | | OE/V <sub>PP</sub> | Output Enable | | 00-07 | Outputs | | PGM | Program | | XX | Don't Care | | | (During Read) | # **Connection Diagram** | 27LC010 | 27LC256 | |--------------------|-----------------| | XX/V <sub>PP</sub> | | | A16 | | | A15 | V <sub>PP</sub> | | A12 | A12 | | A7 | A7 | | A6 | A6 | | A5 | A5 | | A4 | A4 | | A3 | A3 | | A2 | A2 | | A1 | A1 | | A0 | A0 | | 00 | 00 | | 01 | 01 | | O2 | O2 | | GND | GND | | 27LC256 | 27LC010 | |-----------------|---------------------------| | | V <sub>CC</sub><br>XX/PGM | | V <sub>CC</sub> | XX | | A14 | A14 | | A13 | A13 | | A8 | A8 | | A9 | A9 | | A11 | A11 | | ŌĒ | ŌĒ | | A10 | A10 | | CE | CE | | O7 | 07 | | 06 | 06 | | O5 | O5 | | 04 | 04 | | О3 | O3 | | | | TL/D/11406-2 Note: Compatible EPROM plan configurations are shown in the blocks adjacent to the NM27LC256 plan. # Commercial Temperature Range (0°C to +70°C) $V_{CC} = 5V \pm 10\%$ | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | NM27LC256 Q, N 150 | 150 | | NM27LC256 Q, N 200 | 200 | | NM27LC256 Q, N 250 | 250 | ## Extended Temperature Range $(-40^{\circ}\text{C to } + 85^{\circ}\text{C})$ V<sub>CC</sub> = 5V $\pm$ 10% | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | NM27LC256 QE, NE 150 | 150 | | NM27LC256 QE, NE 200 | 200 | | NM27LC256 QE, NE 250 | 250 | # **Ordering Information** ### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Storage Temperature -65°C to +150°C All Input Voltages Except A9 with Respect to Ground -0.6V to +7V Vpp and A9 with Respect to Ground -0.7V to +14V V<sub>CC</sub> Supply Voltage with Respect to Ground Ground -0.6V to +7V ESD Protection All Output Voltages with Respect to Ground >2000V $V_{CC}$ + 1.0V to GND - 0.6V ### **Operating Range** | Range | Temperature | V <sub>CC</sub> | |------------|----------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial | -40°C to +85°C | 5V ± 10% | ## **Read Operation** ## DC Electrical Characteristics Over Operating Range with Vpp = Vcc | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|---------------------|-------| | VIL | Input Low Level | | -0.2 | | 0.8 | V | | V <sub>IH</sub> | Input High Level | | 2.0 | | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -2.5 mA | 3.5 | | | V | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current<br>CMOS Inputs | $\overline{CE} = V_{CC} \pm 0.3V$ | 0.5 | 0.5 | 100 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current<br>TTL Inputs | CE = V <sub>IH</sub> | 0.1 | 0.1 | 1.0 | mA | | loc <sub>1</sub> | V <sub>CC</sub> Active Current<br>TTL Inputs | $\overline{CE} = \overline{OE} = V_{IL}$ , $f = 3 \text{ MHz}$<br>Inputs = $V_{IH}$ or $V_{IL}$ | | 16.0 | 12.5 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current<br>CMOS Inputs | CE = GND, f = 3 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA<br>(Refer to <i>Figures 1, 2</i> ) | 5.0 | 6.0 | 8.0 | mA | | Ірр | V <sub>PP</sub> Supply Current | V <sub>PP</sub> = V <sub>CC</sub> | | | 10 | μΑ | | lu | Input Load Current | V <sub>IN</sub> = 5.5V or GND | -1 | | 1 | μА | | lLO | Output Leakage Current | V <sub>OUT</sub> = 5.5V or GND | -10 | | 10 | μА | ## AC Electrical Characteristics Over Operating Range with VPP = VCC | Symbol | Parameter | 150 | | 200 | | 250 | | Units | |-----------------------------|----------------------------------------------------------------------|-----|-----|-----|------------|-----|-----|-------| | | raiametei | Min | Max | Mln | Max | Min | Max | Oints | | tACC | Address to Output Delay | | 150 | | 200 | | 250 | | | tCE | CE to Output Delay | | 150 | | 200 | | 250 | | | tOE | OE to Output Delay | | 60 | | 75 | | 100 | | | t <sub>DF</sub><br>(Note 2) | Output Disable to Output Float | | 50 | | <b>5</b> 5 | | 60 | ns | | t <sub>OH</sub><br>(Note 2) | Output Hold from Addresses,<br>CE or OE, whichever<br>Occurred First | | 0 | | 0 | | 0 | | TL/D/11406-3 FIGURE 1. $I_{CC}$ \_ACTIVE\_CMOS vs Frequency $V_{CC} = V_P = 5.0V$ , Temperature = 25°C TL/D/11406-4 FIGURE 2. I<sub>CC</sub>\_ACTIVE\_CMOS vs Temperature $V_{CC} = V_{PP} = 5.0V$ , Frequency = 1 MHz # Capacitance $T_A = +25^{\circ}C_1 = 1 \text{ MHz (Note 2)}$ | Symbol | Parameter | Conditions | Тур | Max | Units | |------------------|--------------------|-----------------------|-----|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 6 | 12 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 9 | 12 | ρF | ### **AC Test Conditions** **Output Load** 1 TTL Gate and C<sub>L</sub> = 100 pF (Note 8) Input Pulse Levels 0.45V to 2.4V Input Rise and Fall Times = 100 pr (Note 8) ≤ 5 ns Timing Measurement Reference Level (Note 9) 0.8V to 2V 0.8V to 2V Inputs Outputs ### AC Waveforms (Notes 6, 7, and 9) TL/D/11406-5 Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operations sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: This parameter is only sampled and is not 100% tested. Note 3: $\overline{OE}$ may be delayed up to $t_{ACC} - t_{CE}$ after the falling edge of $\overline{CE}$ without impacting $t_{ACC}$ . Note 4: The TDF and TCF compare level is determined as follows: High to TRI-STATE®, the measure V<sub>CH1</sub> (DC) - 0.10V; Low to TRI-STATE, the measure $V_{OL1}$ (DC) $\pm$ 0.10V. Note 5: TRI-STATE may be attained using $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. Note 7: The outputs must be restricted to $V_{CC} + 1.0V$ to avoid latch-up and device damage. Note 8: 1 TTL Gate: $I_{OL} = 1.6$ mA, $I_{OH} = -400$ $\mu$ A. C<sub>L</sub>: 100 pF includes fixture capacitance. Note 9: Inputs and outputs can undershoot to -2.0 V for 20 ns Max. Note 10: CMOS inputs $V_{IL} = GND \pm 0.3V$ , $V_{IH} = V_{CC} \pm 0.3V$ . ## Programming Characteristics (Notes 1, 2, 3 and 4) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | |------------------|------------------------------------------------------------|----------------------------------------------|------|-------|------|-------|--| | tas | Address Setup Time | | 1 | | | μs | | | toes | OE Setup Time | | 1 | | | μs | | | tos | Data Setup Time | | 1 | | | μs | | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | | 1 | | | μs | | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | | | t <sub>DH</sub> | Data Hold Time | | 1 | | | μs | | | t <sub>c1</sub> | Chip Enable to Output<br>Float Delay | OE = VIL | 0 | | 60 | ns | | | t <sub>PW</sub> | Program Pulse Width | | 95 | 100 | 105 | μs | | | toeh | OE Hold Time | | 1 | | | μs | | | t <sub>DV</sub> | Data Valid from CE | OE = VIL | | | 250 | ns | | | t <sub>PRT</sub> | OE Pulse Rise Time<br>During Programming | | 50 | | | ns | | | t <sub>VR</sub> | V <sub>PP</sub> Recovery Time | | 1 | | | μs | | | Ірр | V <sub>PP</sub> Supply Current<br>During Programming Pulse | CE = V <sub>IL</sub><br>OE = V <sub>PP</sub> | | | 30 | mA | | | Icc | V <sub>CC</sub> Supply Current | | | | 10 | mA | | | TR | Temperature Ambient | | 20 | 25 | 30 | °C | | | V <sub>CC</sub> | Power Supply Voltage | | 6 | 6.25 | 6.5 | V | | | V <sub>PP</sub> | Programming Supply Voltage | | 12.5 | 12.75 | 13 | V | | | t <sub>FR</sub> | Input Rise, Fall Time | | 5 | | | ns | | | V <sub>IL</sub> | Input Low Voltage | | | 0 | 0.45 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.4 | 4 | | v | | | t <sub>IN</sub> | Input Timing Reference Voltage | I | 0.8 | 1.5 | 2 | V | | | tout | Output Timing Reference Voltage | | 0.8 | 1.5 | 2 | v | | Note 1: National's standard product warranty applies to devices programmed to specifications described herein. Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>. Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least 0.1 µF capacitor is required across V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device. Note 4: Programming and program verify are tested with the fast Program Algorithm at typical power supply voltages and timings. ## **Programming Waveforms** TL/D/11406-6 # **Fast Programming Algorithm Flow Chart** ## **Functional Description** ### **DEVICE OPERATION** The six modes of operation of the NM27LC512 are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for OE/V<sub>PP</sub> during programming. In the program mode the OE/V<sub>PP</sub> input is pulsed from a TTL low level to 12.75V. #### Read Mode The NM27LC512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{\text{ACC}}$ ) is equal to the delay from $\overline{\text{CE}}$ to output ( $t_{\overline{\text{CE}}}$ ). Data is available at the outputs after the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE}}$ has been low and addresses have been stable for at least $t_{\text{ACC}}$ – $t_{\text{CE}}$ . The sense amps are clocked for fast access time. $V_{CC}$ should therefore be maintained at operating voltage during read and verify. If $V_{CC}$ temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data. #### Standby Mode The NM27LC512 has a standby mode which reduces the active power dissipation by over 99%, from 44 mW to 0.55 mW. The NM27LC512 is placed in the standby mode by applying a CMOS high signal to the $\overline{\text{CE}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. #### **Output OR-Typing** Because the NM27LC512 is usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for: - a) the lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not occur. To most efficiently use these two control lines, it is recommended that $\overline{CE}$ (pin 20) be decoded and used as the primary device selecting function, while $\overline{OE}/Vpp$ (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device. #### **Programming** CAUTION: Exceeding 14V on pin 22 (OE/V<sub>PP</sub>) will damage the NM27LC512. Initially, and after each erasure, all bits of the NM27LC512 are in the "1" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The NM27LC512 is in the programming mode when the $\overline{\text{OE}/\text{Vpp}}$ is at 12.75V. It is required that at least a 0.1 $\mu\text{F}$ capacitor be placed across $\text{V}_{\text{CC}}$ and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. When the address and data are stable, an active low, TTL program pulse is applied to the $\overline{\text{CE}}$ input. A program pulse must be applied at each address location to be programmed. The NM27LC512 is programmed with the Fast Programming Algorithm shown in Figure 4. Each Address is programmed with a series of 100 $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100 $\mu$ s pulse. The NM27LC512 must not be programmed with a DC signal applied to the $\overline{\text{CE}}$ input. Programming multiple NM27LC512 in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NM27LC512 may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{\text{CE}}$ input programs the paralleled NM27LC512. **Note:** Some programmer manufacturers due to equipment limitation may offer interactive program Algorithm (Shown in *Figure 3*). #### **Mode Selection** The modes of operation of the NM27LC512 are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> and A9 for device signature. **TABLE I. Modes Selection** | Pins | CE/PGM | ŌĒ | V <sub>PP</sub> | Vcc | Outputs | | |-----------------|-----------------|-----------------|-----------------|------------|------------------|--| | Mode | OL/F GIII | OL. | ₹₽₽ | <b>▼CC</b> | Outputs | | | Read | V <sub>IL</sub> | VIL | V <sub>CC</sub> | 5.0V | D <sub>OUT</sub> | | | Output Disable | X<br>(Note 1) | V <sub>IH</sub> | Vcc | 5.0V | High Z | | | Standby | V <sub>IH</sub> | × | V <sub>CC</sub> | 5.0V | High Z | | | Programming | V <sub>IL</sub> | X | 12.75V | 6.25V | D <sub>IN</sub> | | | Program Verify | х | V <sub>IL</sub> | 12.75V | 12.75V | D <sub>OUT</sub> | | | Program Inhibit | V <sub>IH</sub> | V <sub>1H</sub> | 12.75V | 6.25V | High Z | | Note 1: X can be VIL or VIH. ### Functional Description (Continued) #### Program Inhibit Programming multiple NM27LC512 in parallel with different data is also easily accomplished. Except for $\overline{CE}$ , all like inputs (including $\overline{OE}$ ) of the parallel NM27LC512 may be common. A TTL low level program pulse applied to an NM27LC512's $\overline{CE}$ input with $\overline{OE/V_{PP}}$ at 12.75V will program that NM27LC512. A TTL high level $\overline{CE}$ input inhibits the other NM27LC512 from being programmed. #### **Program Verify** A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify is accomplished with $\overline{OE}/V_{PP}$ and $\overline{CE}$ at $V_{IL}$ . Data should be verified $t_{DV}$ after the falling edge of $\overline{CE}$ . #### Manufacturer's Identification Code The NM27LC512 has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NM27LC512 is , "8F 85", where "8F" designates that it is made by National Semiconductor, and "85" designates a 512k part. The code is accessed by applying 12V $\pm 0.5$ V to address pin A9. Addresses A1-A8, A10-A15, $\overline{CE}$ , and $\overline{OE}$ are held at V<sub>IL</sub>. Address A0 is held at V<sub>IL</sub> for the manufacturer's code, and at V<sub>IH</sub> for the device code. The code is read on the 8 data pins. Proper code access is only guaranteed at 25°C $\pm$ 5°C. The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code. #### **ERASURE CHARACTERISTICS** The erasure characteristics of the NM27LC512 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. After programming opaque labels should be placed over the NM27LC512 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. The recommended erasure procedure for the NM27LC512 is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity $\times$ exposure time) for erasure should be a minimum of 15W-sec/cm². The NM27LC512 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NM27LC512 erasure time for various light intensities. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. #### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC. has three segments that are of interest to the system designer—the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. TABLE II. Manufacturer's Identification Code | Pins | A0<br>(10) | A9<br>(24) | O7<br>(19) | O6<br>(18) | O5<br>(17) | O4<br>(16) | O3<br>(15) | O2<br>(13) | O1<br>(12) | O0<br>(11) | Hex<br>Data | |-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------| | Manufacturer Code | V <sub>IL</sub> | 12V | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 8F | | Device Code | V <sub>IH</sub> | 12V | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | TABLE III. Minimum NM27LC512 Erasure Time | Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) | |---------------------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 25 | | 5,000 | 50 |