

# 4-Mbit (512 K × 8) Static RAM with RadStop™ Technology

### **Radiation Performance**

#### **Radiation Data**

- ➤ Total dose = 300 Krad
- ▶ Soft error rate (both heavy ion and proton) Heavy ions ≤ 1 × 10<sup>-10</sup> upsets/bit-day with single-error correction, double error detection error detection and correction (SEC-DED EDAC)
- ➤ Neutron = 2.0 × 10<sup>14</sup> N/cm<sup>2</sup>
- ▶ Dose rate  $\ge 2.0 \times 10^9$  (rad(Si)/s)
- ▶ Latch up immunity LET = 120 MeV.cm<sup>2</sup>/mg (125 °C)

## **Processing Flows**

▶ V grade - Class V flow in compliance with MIL-PRF 38535

# **Prototyping Options**

Non qualified manufacturers list (QML) V grade CYPT1049DV33 devices with same functional and timing characteristics in a 36-pin ceramic flat package

#### **Features**

- ▶ Temperature ranges
- Military/Space: -55 °C to 125 °C
- ▶ High speed
  - > t<sub>AA</sub> = 12 ns
- ▶ Low active power
  - ▶ I<sub>CC</sub> = 95 mA at 12 ns (P<sub>MAX</sub> = 315 mW)
- ▶ Low CMOS standby power
  - ▶ I<sub>SB2</sub> = 15 mA
- ▶ 2.0 V data retention
- > Automatic power-down when deselected
- ➤ Transistor-transistor logic (TTL) compatible inputs and outputs
- ▶ Easy memory expansion with CE and OE features
- ▶ Available in Pb-free 36-pin ceramic flat package

# **Logic Block Diagram**





# Contents

| Functional Description         | 3  |
|--------------------------------|----|
| Selection Guide                |    |
| Pin Configuration              |    |
| Maximum Ratings                |    |
| Operating Range                | 4  |
| DC Electrical Characteristics  |    |
| Capacitance                    | 5  |
| Thermal Resistance             |    |
| AC Test Loads and Waveforms    | 5  |
| AC Switching Characteristics   | 6  |
| Data Retention Characteristics |    |
| Data Retention Waveform        |    |
| Switching Waveforms            |    |
| Truth Table                    | 11 |

| Ordering Information                    | 12 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 12 |
| Package Diagram                         | 13 |
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Glossary                                | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 16 |
| Worldwide Sales and Design Support      | 16 |
| Products                                | 16 |
| PSoC Solutions                          | 16 |



# **Functional Description**

The CYRS1049DV33 is a high-performance complementary metal oxide semiconductor (CMOS) static RAM organized as 512 K words by 8 bits with RadStop™ technology. Cypress's state-of-the-art RadStop technology is radiation hardened through proprietary design and process hardening techniques. The 4-Mbit fast asynchronous SRAM with RadStop technology is also QML V certified with Defense Logistics Agency Land and Maritime (DLAM).

 $\overline{\text{Lo}}$  write to the device, take Chip Enable  $(\overline{\text{CE}})$  and Write Enable  $(\overline{\text{WE}})$  inputs LOW. Data on the eight I/O pins (I/O $_0$  through I/O $_7$ ) is then written into the location specified on the address pins (A $_0$  through A $_{18}$ ).

To read <u>from</u> the device, take Chip Enable ( $\overline{\text{CE}}$ ) <u>and</u> Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH.

Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. See the Truth Table on page 11 for a complete description of read and write modes.

The eight input or output pins (I/O $_0$  through I/O $_7$ ) are <u>placed</u> in a high impedance state when the device is deselected (CE HIGH), the outputs are <u>disabled</u> (OE HIGH), or during a write operation (CE LOW, and WE LOW)

The CYRS1049DV33 is available in a ceramic 36-pin Flatpackage with center power and ground (revolutionary) pinout.

Easy memory expansion is provided by utilizing  $\overline{\text{OE}}$ ,  $\overline{\text{CE}}$ , and tri-state drivers.

For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.

#### **Selection Guide**

| Description                  | Military/Space | Unit |
|------------------------------|----------------|------|
| Maximum access time          | 12             | ns   |
| Maximum operating current    | 95             | mA   |
| Maximum CMOS standby current | 15             | mA   |

# **Pin Configuration**

Figure 1. 36-pin Ceramic Flat Package (Top View) [1]



#### Note

NC pins are not connected on the die.



# **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.

Storage temperature ......-65 °C to +150 °C Ambient temperature with power applied ......–55 °C to +125 °C Supply voltage on V<sub>CC</sub> relative to GND <sup>[2]</sup> .....-0.3 V to +4.6 V

DC voltage applied to outputs in High Z state  $^{[2]}$  .....-0.5 V to  $V_{CC}$  + 0.5 V

| DC input voltage [2]                                | –0.5 V to V <sub>CC</sub> + 0.5 V |
|-----------------------------------------------------|-----------------------------------|
| Current into outputs (LOW)                          | 20 mA                             |
| Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V                           |
| Latch up current                                    | > 140 mA                          |

# **Operating Range**

| Range          | Ambient<br>Temperature | V <sub>CC</sub> | Speed |
|----------------|------------------------|-----------------|-------|
| Military/Space | –55 °C to +125 °C      | $3.3~V\pm0.3~V$ | 12 ns |

# **DC Electrical Characteristics**

Over the Operating Range

| Downston                       | Description                                   | Took Conditions                                                                                                                                                                                                                                  | Test Conditions          |      | Military/Space        |    |
|--------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-----------------------|----|
| Parameter                      | Description                                   | Test Conditions                                                                                                                                                                                                                                  | Min                      | Max  | Unit                  |    |
| V <sub>OH</sub>                | Output high voltage                           | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA                                                                                                                                                                                                               |                          | 2.4  | _                     | V  |
| V <sub>OL</sub>                | Output low voltage                            | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA                                                                                                                                                                                                  |                          | _    | 0.4                   | V  |
| V <sub>IH</sub> <sup>[2]</sup> | Input high voltage                            |                                                                                                                                                                                                                                                  |                          | 2.0  | V <sub>CC</sub> + 0.3 | V  |
| V <sub>IL</sub> <sup>[2]</sup> | Input low voltage                             |                                                                                                                                                                                                                                                  |                          | -0.3 | 0.8                   | V  |
| I <sub>IX</sub>                | Input leakage current                         | $GND \le V_I \le V_{CC}$                                                                                                                                                                                                                         | $GND \le V_I \le V_{CC}$ |      | +1                    | μΑ |
| l <sub>OZ</sub>                | Output leakage current                        | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> , output disab                                                                                                                                                                                          | oled                     | -1   | +1                    | μΑ |
| I <sub>CC</sub>                | V <sub>CC</sub> operating supply current      | $V_{CC}$ = Max, f = $f_{MAX}$ = $1/t_{RC}$                                                                                                                                                                                                       | 83 MHz                   | _    | 95                    | mA |
|                                |                                               |                                                                                                                                                                                                                                                  | 66 MHz                   | _    | 85                    | mA |
|                                |                                               |                                                                                                                                                                                                                                                  | 40 MHz                   | _    | 75                    | mA |
| I <sub>SB1</sub>               | Automatic CE power-down current – TTL inputs  | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \ge \text{V}_{\text{IH}} \\ &\text{V}_{\text{IN}} \ge \text{V}_{\text{IH}} \text{ or } \text{V}_{\text{IN}} \le \text{V}_{\text{IL}}, \text{ f = f}_{\text{MAX}} \end{aligned}$ | •                        | -    | 15                    | mA |
| I <sub>SB2</sub>               | Automatic CE power-down current – CMOS inputs | $\begin{array}{l} \text{Max V}_{\text{CC}}, \ \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.3 \text{ V}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3 \text{ V}, \text{ or V}_{\text{IN}} \leq 0.3 \text{ V} \end{array}$        | ', f = 0                 | -    | 15                    | mA |

Document Number: 001-64292 Rev. \*C

Note 2.  $V_{IL(min)}$  = -2.0 V and  $V_{IH(max)}$  =  $V_{CC}$  + 2 V for pulse durations of less than 20 ns.



# Capacitance

| Parameter [3]    | Description       | Test Conditions                                                      | Max | Unit |
|------------------|-------------------|----------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 8   | pF   |
| C <sub>OUT</sub> | I/O capacitance   |                                                                      | 8   | pF   |

# **Thermal Resistance**

| Parameter [3      | Description                           | Test Conditions                 | CeramicFlat<br>Package | Unit |
|-------------------|---------------------------------------|---------------------------------|------------------------|------|
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | Test according to MIL-PRF 38538 | 3.6                    | °C/W |

# **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms [4]



#### Notes

Tested initially and after any design or process changes that may affect these parameters.
 AC characteristics (except High Z) are tested using the load conditions shown in Figure 2 (a). High Z characteristics are tested for all speeds using the test load shown in Figure 2 (c).



# **AC Switching Characteristics**

Over the Operating Range

| Parameter [5]                     | <b>-</b>                                      | Military | //Space | 11!4 |
|-----------------------------------|-----------------------------------------------|----------|---------|------|
| Parameter [5]                     | Description                                   | Min      | Max     | Unit |
| Read Cycle                        |                                               |          |         |      |
| t <sub>power</sub> <sup>[6]</sup> | V <sub>CC</sub> (typical) to the first access | 100      | _       | μS   |
| t <sub>RC</sub>                   | Read cycle time                               | 12       | _       | ns   |
| t <sub>AA</sub>                   | Address to data valid                         | -        | 12      | ns   |
| t <sub>OHA</sub>                  | Data hold from address change                 | 3        | _       | ns   |
| t <sub>ACE</sub>                  | CE LOW to data valid                          | _        | 12      | ns   |
| t <sub>DOE</sub>                  | OE LOW to data valid                          | _        | 6       | ns   |
| t <sub>LZOE</sub>                 | OE LOW to Low Z [7]                           | 0        | _       | ns   |
| t <sub>HZOE</sub>                 | OE HIGH to High Z [7, 8]                      | _        | 6       | ns   |
| t <sub>LZCE</sub>                 | CE LOW to Low Z [7]                           | 3        | _       | ns   |
| t <sub>HZCE</sub>                 | CE HIGH to High Z [7, 8]                      | -        | 6       | ns   |
| t <sub>PU</sub>                   | CE LOW to Power-up                            | 0        | _       | ns   |
| t <sub>PD</sub>                   | CE HIGH to Power-down                         | _        | 12      | ns   |
| Write Cycle [9,                   | 10]                                           |          | •       | _    |
| t <sub>WC</sub>                   | Write cycle time                              | 12       | _       | ns   |
| t <sub>SCE</sub>                  | CE LOW to write end                           | 8        | _       | ns   |
| t <sub>AW</sub>                   | Address setup to write end                    | 8        | _       | ns   |
| t <sub>HA</sub>                   | Address hold from write end                   | 0        | _       | ns   |
| t <sub>SA</sub>                   | Address setup to write start                  | 0        | _       | ns   |
| t <sub>PWE</sub>                  | WE pulse width                                | 8        | _       | ns   |
| t <sub>SD</sub>                   | Data setup to write end                       | 6        | _       | ns   |
| t <sub>HD</sub>                   | Data hold from write end                      | 0        | _       | ns   |
| t <sub>LZWE</sub>                 | WE HIGH to Low Z [7]                          | 3        | _       | ns   |
| t <sub>HZWE</sub>                 | WE LOW to High Z [7, 8]                       | -        | 6       | ns   |

#### Notes

- Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.
- the by Holder superstance.

  the power supply should be at typical V<sub>CC</sub> values until the first memory access is performed.

  At any given temperature and voltage condition, the less than the less tha 7. device.
- t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of Figure 2 on page 5. Transition is measured when the outputs enter a high impedance state.
- The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write and the transition of either of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write.
   The minimum write cycle time for Write Cycle No. 4 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



# **Data Retention Characteristics**

Over the Operating Range

| Parameter                        | Description                          | Conditions [11]                                                                                                                      | Min | Max | Unit |
|----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
| $V_{DR}$                         | V <sub>CC</sub> for data retention   | -                                                                                                                                    | 2.0 | _   | V    |
| I <sub>CCDR</sub>                | Data retention current               | $V_{CC} = V_{DR} = 2.0 \text{ V},$ $CE \ge V_{CC} - 0.3 \text{ V},$ $V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | -   | 15  | mA   |
| t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | _                                                                                                                                    | 0   | -   | ns   |
| t <sub>R</sub> <sup>[13]</sup>   | Operation recovery time              | -                                                                                                                                    | 12  | -   | ns   |

# **Data Retention Waveform**

Figure 3. Data Retention Waveform



#### Notes

<sup>11.</sup> No input may exceed  $V_{CC}$  + 0.3 V.

12. Tested initially and after any design or process changes that may affect these parameters.

13. Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min)} \ge 50 \,\mu s$  or stable at  $V_{CC(min)} \ge 50 \,\mu s$ .



# **Switching Waveforms**

Figure 4. Read Cycle No. 1 [14, 15]



Figure 5. Read Cycle No. 2 ( $\overline{\text{OE}}$  Controlled) [15, 16]



<sup>14. &</sup>lt;u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u> = V<sub>IL</sub>. 15. <u>WE</u> is HIGH for read cycle.

<sup>16.</sup> Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.



# **Switching Waveforms**(continued)

Figure 6. Write Cycle No. 1 (CE Controlled) [17, 18]



Figure 7. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [17, 18]



<sup>17.</sup> Data I/O is high impedance if  $\overline{OE}$  = V<sub>IL</sub> 18. If  $\overline{CE}$  goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state.

<sup>19.</sup> During this period the I/Os are in the output state and input signals should not be applied.



# **Switching Waveforms**(continued)

Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW)



#### Note

<sup>20.</sup> During this period the I/Os are in the output state and input signals should not be applied.



# **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                       | Power                                           |
|----|----|----|------------------------------------|----------------------------|-------------------------------------------------|
| Н  | Х  | Х  | High Z                             | Power-down                 | Standby (I <sub>SB1</sub> or I <sub>SB2</sub> ) |
| L  | L  | Н  | Data out                           | Read                       | Active (I <sub>CC</sub> )                       |
| L  | Х  | L  | Data in                            | Write                      | Active (I <sub>CC</sub> )                       |
| L  | Н  | Н  | High Z                             | Selected, Outputs disabled | Active (I <sub>CC</sub> )                       |



# **Ordering Information**

The following table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at <a href="http://www.cypress.com/products">www.cypress.com/products</a> and refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a>

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed (ns) | Ordering Code       | Package<br>Diagram | Package Type                                | Operating<br>Range |
|------------|---------------------|--------------------|---------------------------------------------|--------------------|
| 12         | CYRS1049DV33-12CZSE | 001-67583          | 36-pin ceramic flat package                 | Military/Space     |
| 12         | CYPT1049DV33-12CZSE | 001-67583          | 36-pin ceramic flat package, Prototype part | Military/Space     |
| 12         | 5962F1123501VXA     | 001-67583          | 36-pin ceramic flat package, DLAM part      | Military/Space     |
| 12         | CYLE1049DV33-12ZSE  | 51-85087           | 44-pin plastic TSOP II                      | Military/Space     |
| 12         | CYLE1049DV33-12VE   | 51-85090           | 36-pin plastic SOP                          | Military/Space     |

Contact your local Cypress sales representative for availability of these parts

# **Ordering Code Definitions**





# **Package Diagram**

Figure 9. 36-pin Ceramic Flat Pack F36A/FZ36A (Solder Seal Lid) Package Outline, 001-67583



| SYMBOL  | Millimeters |       | Inches |       |
|---------|-------------|-------|--------|-------|
| STWIDOL | Min         | Max   | Min    | Max   |
| Α       | 2.40        | 2.99  | 0.094  | 0.118 |
| b 0.38  |             | 0.48  | 0.015  | 0.019 |
| c 0.102 |             | 0.152 | 0.004  | 0.006 |
| D 23.12 |             | 23.62 | 0.910  | 0.930 |
| E 11.99 |             | 12.39 | 0.472  | 0.488 |
| E2      | 9.96        | 10.36 |        | 0.408 |
| E3      | 0.082       | 1.22  |        | 0.048 |
| е       | e 1.19      |       | 0.047  | 0.053 |
| L 10.19 |             | 10.64 | 0.401  | 0.419 |
| Q 0.64  |             | 1222  | 0.025  |       |
| S1 0.13 |             |       | 0.51   |       |

NOTES:

- Item was originally designed in millimeters.
   Item was originally designed in millimeters.
   All exposed metal and metalized areas shall be gold plated per MIL-PRF-38535.
   The seal ring and lid are not electrically connected to V<sub>SS</sub> (isolated).
   Lead finish is in accordance with MIL-PRF-38535.
   Package material: opaque 90% minimum Alumina ceramic.

NOT A QUALIFIED PACKAGE FOR ENGINEERING USE ONLY

001-67583 \*A



# **Acronyms**

| Acronym | Description                                      |  |  |
|---------|--------------------------------------------------|--|--|
| CE      | chip enable                                      |  |  |
| CMOS    | complementary metal oxide semiconductor          |  |  |
| DLAM    | defense logistics agency land and maritime       |  |  |
| DNU     | do not use                                       |  |  |
| EDAC    | error detection and correction                   |  |  |
| I/O     | input/output                                     |  |  |
| LET     | linear energy transfer                           |  |  |
| OE      | output enable                                    |  |  |
| QML     | qualified manufacturers list                     |  |  |
| SEC-DED | single error correction – double error detection |  |  |
| SEL     | single-event latch up                            |  |  |
| SRAM    | static random access memory                      |  |  |
| TSOP    | thin small outline package                       |  |  |
| TTL     | transistor-transistor logic                      |  |  |
| WE      | write enable                                     |  |  |

# **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degree Celsius  |  |  |
| MHz    | megahertz       |  |  |
| μΑ     | microampere     |  |  |
| μs     | microsecond     |  |  |
| mA     | milliampere     |  |  |
| ns     | nanosecond      |  |  |
| %      | percent         |  |  |
| pF     | picofarad       |  |  |
| V      | volt            |  |  |
| W      | watt            |  |  |

# Glossary

**Total Dose** Permanent device damage due to ions over device life

**Heavy Ion** Instantaneous device latch up due to single ion **LET** Linear energy transfer (measured in MeVcm²)

**Krad** Unit of measurement to determine device life in radiation environments.

**Neutron** Permanent device damage due to energetic neutrons or protons

**Prompt Dose** Data loss of permanent device damage due to X-rays and gamma rays <20 ns

RadStop Technology Cypress's patented Rad Hard design methodology

QML V Space level certification from DSCC.

**DLAM** Defense Logistics Agency Land and Maritime

LSBU Logical Single Bit Upset. Single bits in a single correction word are in error.

LMBU Logical Multi Bit Upset. Multiple bits in a single correction word are in error



# **Document History Page**

| Rev. | ECN No. | Origin of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|---------|---------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 3098986 | HRP                 | 12/01/2010         | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A   | 3181475 | PRAS                | 02/24/2011         | Updated Package Diagram (Replaced 44-pin TSOP II package with 36-pin flat package).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *B   | 3438781 | HRP                 | 11/14/2011         | Updated Package Diagram (to current revision).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *C   | 3554946 | HRP                 | 03/19/2012         | Changed status from Preliminary to Final. Updated Radiation Performance (Updated Radiation Data, Prototyping Options). Updated Features (Added (P <sub>MAX</sub> = 315 mW)). Updated Functional Description ( <u>Added the</u> paragraph "Easy memory expansion is provided by utilizing OE, CE, and tri-state drivers."). Updated Maximum Ratings (DC voltage applied to outputs in High Z state, DC input voltage). Updated AC Switching Characteristics(Changed the maximum value of tDOE parameter from 7 ns to 6 ns). Updated Ordering Information (Additional part numbers added). |



# Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturers' representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/powerpsoc

cypress.com/go/plc

Memory cypress.com/go/memory

Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2010-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-64292 Rev. \*C