# National Semiconductor ### **PRELIMINARY** # COP888CLMH Single-Chip microCMOS Microcontroller # **General Description** The COP888CLMH hybrid emulator is a member of the COPSTM microcontroller family. It is functionally identical to the COP888CL except that its package contains an 8k EPROM in place of masked program ROM. This 44-pin part contains a transparent window which allows the EPROM to be erased and re-programmed. (Continued) #### **Features** - Low cost 8-bit microcontroller - Fully static CMOS, with low current drain - Two power saving modes: HALT and IDLE - 1 µs instruction cycle time - 8192 bytes on-board EPROM - 128 bytes on-board RAM - Single supply operation: 4.5V-5.5V - MICROWIRE/PLUS™ serial I/O - WatchDog and Clock Monitor logic - Idle Timer - Multi-Input Wakeup (MIWU) with optional interrupts (8) - Two 16-bit timers, each with two 16-bit registers supporting: - Processor Independent PWM mode - External Event counter mode - Input Capture mode - Ten multi-source vectored interrupts servicing - External Interrupt - Idle Timer T0 - Two Timers each with 2 interrupts - MICROWIRE/PLUS - Multi-Input Wake Up - Software Trap - Default VIS - 8-bit Stack Pointer SP (stack in RAM) - Two 8-bit Register Indirect Data Memory Pointers - Versatile instruction set with true bit manipulation - Memory mapped I/O - BCD arithmetic instructions - Package: 44 PCC with 37 I/O pins - Software selectable I/O options - TRI-STATE® Output - Push-Pull Output - Weak Pull Up Input - High Impedance Input - Schmitt trigger inputs on ports G and L - Form fit and function emulation device for the COP888CG - Real time emulation and full program debug offered by National's Development Systems TL/DD/10467-1 ## General Description (Continued) The COP888CLMH is a fully static part, fabricated using double-metal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUS serial I/O, three 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), full duplex UART, two comparators, and two power savings modes (HALT and IDLE), both with a multi-sourced wakeup/interrupt capability. This multi-sourced interrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The COP888CLMH operates over a voltage range of 4.5V to 5.5V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1 µs per instruction rate. # **Connection Diagram** TL/DD/10467-2 FIGURE 2. COP888CLMH Connection Diagram **COP888CLMH Pinouts** | Port | Туре | Alt. Fun | Alt. Fun | MUX<br>Mode | 44-Pin<br>PCC | |----------------------------------------------|-----------------------------------------------|------------------------------------------------------|------------|--------------------------------------------------|----------------------------------------------| | L0<br>L1<br>L2<br>L3<br>L4<br>L5<br>L6 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0 | MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU | T2A<br>T2B | | 17<br>18<br>19<br>20<br>25<br>26<br>27<br>28 | | G0<br>G1<br>G2<br>G3<br>G4<br>G5<br>G6<br>G7 | I/O<br>WDOUT<br>I/O<br>I/O<br>I/O<br>I<br>I | INT T1B T1A SO SK SI HALT RESTART | | ALE<br>WR<br>RD | 39<br>40<br>41<br>42<br>3<br>4<br>5 | | D0<br>D1<br>D2<br>D3 | 0 0 0 | | | I/O BIT 0<br>I/O BIT 1<br>I/O BIT 2<br>I/O BIT 3 | 29<br>30<br>31<br>32 | | 10<br>11<br>12<br>13 | <br> | | | | 9<br>10<br>11<br>12 | | 14<br>15<br>16<br>17 | <br> | | | | 13<br>14<br>15<br>16 | | D4<br>D5<br>D6<br>D7 | 0 0 0 0 | | | I/O BIT 4<br>I/O BIT 5<br>I/O BIT 6<br>I/O BIT 7 | 33<br>34<br>35<br>36 | | C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0 | | | | 43<br>44<br>1<br>2<br>21<br>22<br>23<br>24 | | V <sub>CC</sub><br>GND<br>CKI<br>RESET | | | | V <sub>РР</sub> | 8<br>37<br>7<br>38 | I/O BITS = Address and Data Lines MUX MODE = Programming Mode # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin (Note 1) -0.3V to $V_{CC} + 0.3V$ **ESD Susceptibility (Note 5)** 2000V Total Current into V<sub>CC</sub> Pin (Source) Total Current out of GND Pin (Sink) 110 mA -65°C to +140°C 100 mA Storage Temperature Range Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the de- vice at absolute maximum ratings. # DC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------|----------------------|---------------------|----------| | Operating Voltage | | 4.5 | | 5.5 | ٧ | | Power Supply Ripple (Note 2) | Peak-to-Peak | | | 0.1 V <sub>CC</sub> | V | | Supply Current (Note 3)<br>CKI = 10 MHz | $V_{CC} = 5.5V, t_{C} = 1 \mu s$ | | | 25 | mA | | HALT Current (Note 4) | V <sub>CC</sub> = 5.5V, CKI = 0 MHz | | 200 | | μА | | IDLE Current<br>CKI = 10 MHz | $V_{CC} = 5.5V, t_{c} = 1 \mu s$ | | | 15 | mA | | Input Levels RESET Logic High Logic Low CKI (External and Crystal Osc. Modes) | | 0.8 V <sub>CC</sub> | | 0.2 V <sub>CC</sub> | \ | | Logic High Logic Low All Other Inputs | | 0.7 V <sub>CC</sub> | | 0.2 V <sub>CC</sub> | V | | Logic High<br>Logic Low | | 0.7 V <sub>CC</sub> | | 0.2 V <sub>CC</sub> | V | | Hi-Z Input Leakage | V <sub>CC</sub> = 5.5 | -2 | | +2 | μΑ | | Input Pullup Current | V <sub>CC</sub> = 5.5V | 40 | | 250 | μА | | G and L Port Input Hysteresis | | | 0.05 V <sub>CC</sub> | | V | | Output Current Levels<br>D Outputs | | | | | | | Source | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.3V | 0.4 | | 1 | mA | | Sink | V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 1V | 10 | 1 | } | mA | | Ail Others Source (Weak Pull-Up Mode) | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 2.7V | 10 | | 100 | μА | | Source (Push-Pull Mode) Sink (Push-Pull Mode) | $V_{CC} = 4.5V, V_{OH} = 3.3V$<br>$V_{CC} = 4.5V, V_{OL} = 0.4V$ | 0.4<br>1.6 | | } | mA<br>mA | | TRI-STATE Leakage | V <sub>CC</sub> = 4.5V | -2 | | +2 | μА | Note 1: Except pins G6 (ME) and the RESET (Vpp) pin during EPROM MUX mode programming at which time the absolute maximum voltage is 14V on these two pins. Note 2: Rate of voltage change must be less then 0.5 V/ms. Note 3: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open. Note 4: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to VCC, L and G ports in the TRI-STATE mode and fled to ground, all outputs low and fied to ground. The clock monitor is disabled. Note 5: Human body model, 100 pF through 1500Ω. # DC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified (Continued) | Parameter | Conditions | Min | Тур | Max | Units | |----------------------------------------------------------------------------|------------------------------------|-----|-----|---------|----------| | Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All Others | | | | 15<br>3 | mA<br>mA | | Maximum Input Current without Latchup (Note 6) | T <sub>A</sub> = 25°C | | | ±100 | mA | | RAM Retention Voltage, V <sub>r</sub> | 500 ns Rise<br>and Fall Time (Min) | 2 | | | v | | Input Capacitance | | | | 7 | pF | | Load Capacitance on D2 | | | | 1000 | ρF | # AC Electrical Characteristics oʻC $\leq$ T<sub>A</sub> $\leq$ +70°C unless otherwise specified | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------|-----|--------------|----------------------------------------------| | Instruction Cycle Time (t <sub>c</sub> ) Crystal, Resonator, R/C Oscillator | | 1 3 | | DC<br>DC | μ9<br>μ <b>9</b> | | CKI Clock Duty Cycle (Note 7) Rise Time (Note 7) Fall Time (Note 7) | f <sub>r</sub> = Max<br>f <sub>r</sub> = 10 MHz Ext Clock<br>f <sub>r</sub> = 10 MHz Ext Clock | 40 | | 60<br>5<br>5 | %<br>ns<br>ns | | Inputs tsetup tHOLD | | 200<br>60 | | | ns<br>ns | | Output Propagation Delay<br>tpp1, tpp0<br>SO, SK<br>All Others | R <sub>L</sub> = 2.2k, C <sub>L</sub> = 100 pF | | | 0.7<br>1 | μs<br>μs | | MICROWIRE™ Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) | | 20<br>56 | | 220 | ns<br>ns<br>ns | | Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time | | 1<br>1<br>1 | | | t <sub>c</sub> t <sub>c</sub> t <sub>c</sub> | | Reset Pulse Width | | 1 | | | μs | Note 6: Except pin G7: -60 mA to +100 mA (sampled but not 100% tested). Note 7: Parameter sampled but not 100% tested. FIGURE 3. MICROWIRE/PLUS Timing # **Pin Descriptions** $V_{CC}$ and GND are the power supply pins. CKI is the clock input. This can come from an R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section. RESET is the master reset input. See Reset Description section. The COP888CLMH contains three bidirectional 8-bit I/O ports (C, G and L), where each individual bit may be independently configured as an input, output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CON-FIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the COP888CLMH memory map for the various addresses associated with the I/O ports.) Figure 3 shows the I/O port configurations for the COP888CLMH. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below: | CONFIGURATION<br>Register | DATA<br>Register | Port Set-Up | |---------------------------|------------------|----------------------------------| | 0 | 0 | Hi-Z Input<br>(TRI-STATE Output) | | 0 | 1 | Input with Weak Pull-Up | | 1 | 0 | Push-Pull Zero Output | | 11 | 1 | Push-Pull One Output | FIGURE 4. I/O Port Configurations PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs. The Port L supports Multi-Input Wake Up on all eight pins. L4 and L5 are used for the timer input functions T2A and T2B. The Port L has the following alternate features: L0 MIWU L2 MIWU L3 MIWU L4 MIWU or T2A L5 MIWU or T2B L6 MIWU L7 MIWU Port G is an 8-bit port with 5 I/O pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WatchDog output, while pin G7 is either input or output depending on the oscillator mask option selected. With the crystal oscillator option selected, G7 serves as the dedicated output pin for the CKO clock output. With the single-pin R/C oscillator mask option selected, G7 serves as a general purpose input pin but is also used to bring the device out of HALT mode with a low to high transition. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control. When programming the COP888CLMH, G0 becomes Address Latch Enable (ALE) and pins G2, G3 and G6 become Write bar $(\overline{WR})$ , Read bar $(\overline{RD})$ and Mux Enable (ME), respectively. Since G6 is an input only pin and G7 is the dedicated CKO clock output pin (crystal clock option) or general purpose input (R/C clock option), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros. Note that the chip will be placed in the HALT mode by writing a "1" to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a "1" to bit 6 of the Port G Data Register. Writing a "1" to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay after HALT when the R/C clock configuration is used. | | Config Reg. | Data Reg. | |----|--------------|-----------| | G7 | CLKDLY | HALT | | G6 | Alternate SK | IDLE | Port G has the following alternate features: G0 INTR (External Interrupt Input) G2 T1B (Timer T1 Capture Input) G3 T1A (Timer T1 I/O) G4 SO (MICROWIRE Serial Data Output) G5 SK (MICROWIRE Serial Clock) G6 SI (MICROWIRE Serial Data Input) Port G has the following dedicated functions: G1 WDOUT WatchDog and/or Clock Monitor dedicated output G7 CKO Oscillator dedicated output or general purpose input # Pin Descriptions (Continued) When programming the COP888CLMH, G0 becomes Address Latch Enable (ALE) and pins G2, G3 and G6 become Write (WR), Read (RD) and Mux Enable (ME), respectively. Port I is an eight-bit input port. The 28- and 40-pin devices do not have a full complement of Port I pins. The unavailable pins are not terminated i.e., they are floating. A read operation for these unterminated pins will return unpredictable values. The user must ensure that the software takes this into account by either masking or restricting the accesses to bit operations. The unterminated Port I pins will draw power only when addressed. Port I1-I3 are used for Comparator 1. Port I4-I6 are used for Comparator 2. The Port I has the following alternate features. - 11 COMP1 IN (Comparator 1 Negative Input) - 12 COMP1 + IN (Comparator 1 Positive Input) - I3 COMP1OUT (Comparator 1 Output) - I4 COMP2-IN (Comparator 2 Negative Input) - 15 COMP2+IN (Comparator 2 Positive Input) - I6 COMP2OUT (Comparator 2 Output) Port D is an 8-bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive. ## **Oscillator Circuits** The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock $(1/t_c)$ . Figure 5 shows the Crystal and R/C diagrams. #### **CRYSTAL OSCILLATOR** CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator. Table I shows the component values required for various standard crystal values. #### R/C OSCILLATOR By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart input. Table II shows the variation in the oscillator frequencies as functions of the component (R and C) values. FIGURE 5. Crystal and R/C Oscillator Diagrams TABLE I. Crystal Oscillator Configuration, TA = 25°C, Vcc = 5V | R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | | | | | |------------|------------|------------|------------|-------------------|--|--|--|--| | 0 | 1 | 30 | 30-36 | 10 | | | | | | 0 | 1 | 30 | 30-36 | 4 | | | | | | 0 | 1 | 200 | 100-150 | 0.455 | | | | | TABLE II. RC Oscillator Configuration, $T_A = 25^{\circ}C$ , $V_{CC} = 5V$ | R<br>(kΩ) | C<br>(pF) | CKI Freq<br>(MHz) | instr. Cycle<br>(μs) | |-----------|-----------|-------------------|----------------------| | 3.3 | 82 | 2.8 to 2.2 | 3.6 to 4.5 | | 5.6 | 100 | 1.5 to 1.1 | 6.7 to 9 | | 6.8 | 100 | 1.1 to 0.8 | 9 to 12.5 | ## Programming the COP888CLMH The COP888CLMH is a hybrid part consisting of a COP888CG die and an 8k EPROM die with port re-creation logic. In order to access the EPROM, the COP888CG die has been placed in ROMless mode by holding its D2 pad at GND. The other D-lines of the COP888CG die are used to communicate with the EPROM. All 8 D-lines are recreated internally and appear on the pins of the COP888CLMH as normal D outputs. When programming the COP888CLMH, a multiplexed method (MUX MODE) is used. To enter this mode a voltage of 12.2V–13V is applied to pin ME (pin G6). The 8 D-Port pins on the COP888CLMH become address bits with a low to high transition on ALE (pin G0), and data bits with a high to low transition on $\overline{\rm WR}$ (pin G2). With a low to high transition on $\overline{\rm RD}$ (pin G3), the data being programmed is verified. On the 28-pin part, address and data bits 4 to 7 are accessed via L4 to L7. The following steps must be followed in order to place the part in programming mode: - 1. Apply $V_{CC} = 5V$ . - Ground the RESET and CKI pins. This puts the COP outputs in TRI-STATE mode. - 3. Apply $V_{PP}=12.2V-13V$ to pin G6. This places the EPROM in MUX mode. The current requirement is 450 $\mu$ A maximum ( $V_{IN}=13V, V_{CC}=5.0V, -40^{\circ}C$ ). - 4. Apply 12.2V-13V to the RESET pin. This supplies V<sub>PP</sub> to the EPROM which requires 30 mA maximum during WRITE pulses. It is permissible for V<sub>PP</sub> to drop to V<sub>CC</sub> during the READ pulses as is done on some programmers. - 5. Begin programming each EPROM byte interactively. (See Figures 6 and 7). The interactive programming algorithm programs a byte with a 0.5 ms pulse, and then does a verify to determine if that byte was fully programmed. If it was not, the program pulse is repeated and verified again. This is done up to a maximum of 20 times, but most bytes will program with a single pulse. # Programming the COP888CLMH (Continued) Erasure of program memory is achieved by removing the part from its socket and exposing the transparent window to an ultra-violet light source. Note: The last byte of program memory (EPROM location 01FFF HEX) must contain one of two values: 07F HEX for the HALT enabled mode, or 0FF HEX for the HALT disabled mode. The COP888CGLH will not function properly if any other value resides in this last byte location. Note: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>. The maximum absolute allowable voltage which may be applied to the G6 (ME) and RESET ( $V_{\rm PP}$ ) pins during programming is 14V. Care must be taken when switching the $V_{\rm PP}$ supply to prevent any overshoot from exceeding this 14V limit. At least a 0.1 $\mu{\rm F}$ capacitor is required across $V_{\rm PP}$ to GND and $V_{\rm CC}$ to GND to suppress spurious voltage transients which may damage the device. TL/DD/10467-7 Note: All minimum times are in $\mu$ s. • O-Port = D0 to D7 FIGURE 6. COP888CLMH MUX Mode Programming Timing Diagram FIGURE 7. COP888CLMH MUX Mode Programming Flow Chart TL/DD/10467-8 # **Development Support** #### **MOLE DEVELOPMENT SYSTEM** The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs microcontrollers and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software. The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system. It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modern, or to connect to other MOLEs in a multi-MOLE environment. MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port. #### **How to Order** To order a complete development package, select the section for the microcontroller to be developed and order the parts listed. #### **Development Tools Selection Table** | Microcontroller | Order<br>Part Number | Description | Includes | Manual<br>Number | |-----------------|----------------------|----------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------| | | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 | | | MOLE-COP8-PB2 | Personality Board | COP888 Personality Board<br>Users Manual | 420420084-001 | | COP888 | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual<br>and Software Disk<br>PC-DOS Communications<br>Software Users Manual | 424410527-001<br>420040416-001 | | | 420411060-001 | Programmer's Manual | | 420411060-01 | # **Development Support (Continued)** #### DIAL-A-HELPER Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information system and additionally, provides the capability of remotely accessing the MOLE development system at a customer site. #### INFORMATION SYSTEM The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem. If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use. #### ORDER P/N: MOLE-DIAL-A-HLP Information System Package contains: Dial-A-Helper Users Manual Public Domain Communications Software #### **FACTORY APPLICATIONS SUPPORT** Dial-A-Helper also provides immediate factor applications support. If a user is having difficulty in operating a MOLE, he can leave messages on our electronic bulletin board, which we will respond to, or under extraordinary circumstances he can arrange for us to actually take control of his system via modem for debugging purposes. Voice: (408) 721-5582 Modem: (408) 739-1162 Set-up: Baud: 300 or 1200 Baud Length: 8-Bit Parity: None Stop Bit: 1 Operation: 24 Hrs., 7 Days