

# Five/Ten Output Clock Generator/Jitter Cleaner With Integrated Dual VCOs

Check for Samples: CDCE62005

#### **FEATURES**

- Frequency Synthesizer With PLL/VCO and Partially Integrated Loop Filter.
- Fully Configurable Outputs Including Frequency, Output Format, and Output Skew.
- Smart Input Multiplexer Automatically Switches Between One of Three Reference Inputs.
- Multiple Operational Modes Include Clock Generation via Crystal, SERDES Startup Mode, Jitter Cleaning, and Oscillator Holdover Mode
- Integrated EEPROM Determines Device Configuration at Power-up
- Excellent Jitter Performance
- Integrated Frequency Synthesizer including PLL, Multiple VCOs, and Loop Filter:
  - Full Programmability Facilitates Phase Noise Performance Optimization Enabling Jitter Cleaner Mode.
  - Programmable Charge Pump Gain and Loop Filter Settings
  - Unique Dual-VCO Architecture Supports a Wide Tuning Range 1.750 GHz–2.356 GHz
- Universal Output Blocks Support up to 5
   Differential, 10 Single-ended, or Combinations of Differential or Single-ended:
  - 0.35 ps RMS (10 kHz to 20 MHz) Output Jitter Performance
  - Low Output Phase Noise: -130 dBc/Hz at 1 MHz offset, F<sub>c</sub> = 491.52 MHz
  - Output Frequency Ranges From 4.25 MHz to 1.175 GHz in Synthesizer Mode
  - Output Frequency up to 1.5 GHz in Fan-Out Mode
  - LVPECL, LVDS, LVCMOS, and Special High Output Swing Modes
  - Independent Output Dividers Support
     Divide Ratios from 1–80, Non-Continuous
     Values Supported

- Independent Coarse Skew Control on all Outputs, Coarse Skew Control Does Not Operate for Reference Input Frequencies <</li>
   1 MHz
- Flexible Inputs With Innovative Smart Multiplexer Feature:
  - Two Universal Differential Inputs Accept Frequencies in the Range of 40 kHz to 1500 MHz (LVPECL), 800 MHz (LVDS), or 250 MHz (LVCMOS)
  - One Auxiliary Input Accepts Crystals in the Range of 2 MHz-42 MHz
  - Clock Generator Mode Using Crystal Input
  - Smart Input Multiplexer can be Configured to Automatically Switch Between Highest Priority Clock Source Available Allowing for Fail-safe Operation and Holdover Modes
- Typical Power Consumption 1.7W (See Table 48) at 3.3V
- Integrated EEPROM Stores Default Settings;
   Therefore, The Device Can Power up in a Known, Predefined State
- Offered in QFN-48 Package
- ESD Protection Exceeds 2kV HBM
- Industrial Temperature Range –40°C to 85°C

### **APPLICATIONS**

- Data Converter and Data Aggregation Clocking
- Wireless Infrastructure
- Switches and Routers
- Medical Electronics
- Military and Aerospace
- Industrial
- Clock Generation and Jitter Cleaning



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### DESCRIPTION

The CDCE62005 is a high performance clock generator and distributor featuring low output jitter, a high degree of configurability via a SPI interface, and programmable start up modes determined by on-chip EEPROM. Specifically tailored for clocking data converters and high-speed digital signals, the CDCE62005 achieves jitter performance well under 1 ps RMS<sup>(1)</sup>. It incorporates a synthesizer block with partially integrated loop filter, a clock distribution block including programmable output formats, and an input block featuring an innovative smart multiplexer. The clock distribution block includes five individually programmable outputs that can be configured to provide different combinations of output formats (LVPECL, LVDS, LVCMOS). Each output can also be programmed to a unique output frequency (up to 1.5 GHz<sup>(2)</sup>) and skew relationship via a programmable delay block. If all outputs are configured in single-ended mode (e.g., LVCMOS), the CDCE62005 supports up to ten outputs. Each output can select one of four clock sources to condition and distribute including any of the three clock inputs or the output of the frequency synthesizer. The input block includes two universal differential inputs which support frequencies in the range of 40 kHz to 500 MHz and an auxiliary input that can be configured to connect to an external crystal via an on chip oscillator block. The smart input multiplexer has two modes of operation, manual and automatic. In manual mode, the user selects the synthesizer reference via the SPI interface. In automatic mode, the input multiplexer will automatically select between the highest priority input clock available.



Figure 1. CDCE62005 Application Example

<sup>(1) 10</sup> kHz to 20 MHz integration bandwidth.

<sup>(2)</sup> Frequency range depends on operational mode and output format selected.







#### **DEVICE INFORMATION**

### **PACKAGE**

The CDCE62005 is packaged in a 48-Pin Plastic Quad Flatpack Package with enhanced bottom thermal pad for heat dissipation. The Texas Instruments Package Designator is: RGZ (S-PQFP-N48)



Figure 2. 48-Pin QFN Package Outline

### PIN FUNCTIONS(1)

| PIN        |                                    | TVDE     | DECORIDATION                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME       | QFN                                | TYPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VCC_OUT    | 8, 11, 18,<br>21,<br>26, 29,<br>32 | Power    | 3.3V Supply for the Output Buffers and Output Dividers                                                                                                                                                                                                                                                                                                                                                                                                  |
| VCC_AUXOUT | 15                                 | Power    | 3.3V to Power the AUX_OUT circuitry                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VCC1_PLL   | 5                                  | A. Power | 3.3V PLL Supply Voltage for the PLL circuitry. (Filter Required)                                                                                                                                                                                                                                                                                                                                                                                        |
| VCC2_PLL   | 39, 42                             | A. Power | 3.3V PLL Supply Voltage for the PLL circuitry. (Filter Required)                                                                                                                                                                                                                                                                                                                                                                                        |
| VCC_VCO    | 34, 35                             | A. Power | 3.3V VCO Input Buffer and Circuitry Supply Voltage. (Filter Required)                                                                                                                                                                                                                                                                                                                                                                                   |
| VCC_IN_PRI | 47                                 | A. Power | 3.3V References Input Buffer and Circuitry Supply Voltage.                                                                                                                                                                                                                                                                                                                                                                                              |
| VCC_IN_SEC | 1                                  | A. Power | 3.3V References Input Buffer and Circuitry Supply Voltage.                                                                                                                                                                                                                                                                                                                                                                                              |
| VCC_AUXIN  | 44                                 | A. Power | 3.3V Crystal Oscillator Input Circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                |
| GND_VCO    | 36                                 | Ground   | Ground that connects to VCO Ground. (VCO_GND is shorted to GND)                                                                                                                                                                                                                                                                                                                                                                                         |
| GND        | PAD                                | Ground   | Ground is on Thermal PAD. See Layout recommendation                                                                                                                                                                                                                                                                                                                                                                                                     |
| SPI_MISO   | 22                                 | 0        | 3-state LVCMOS Output that is enabled when SPI_LE is asserted low. It is the serial Data Output to the SPI bus interface                                                                                                                                                                                                                                                                                                                                |
| SPI_LE     | 25                                 | I        | LVCMOS input, control Latch Enable for Serial Programmable Interface (SPI), with Hysteresis in SPI Mode. The input has an internal 150-k $\Omega$ pull-up resistor if left unconnected it will default to logic level "1". The SPI_LE status also impacts whether the device loads the EEPROM into the device registers at power up. SPI_LE has to be logic "1" before the Power_Down pin toggles low-to-high in order for the EEPROM to load properly. |
| SPI_CLK    | 24                                 | I        | LVCMOS input, serial Control Clock Input for the SPI bus interface, with Hysteresis. The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level "1".                                                                                                                                                                                                                                                          |
| SPI_MOSI   | 23                                 | I        | LVCMOS input, Master Out Slave In as a serial Control Data Input to <b>CDCE62005</b> for the SPI bus interface. The input has an internal 150-k $\Omega$ pull-up resistor if left unconnected it will default to logic level "1".                                                                                                                                                                                                                       |

<sup>(1)</sup> Note: The internal memory (EEPROM and RAM) are sourced from various power pins. All VCC connections must be powered for proper functionality of the device.



# PIN FUNCTIONS<sup>(1)</sup> (continued)

| PIN                                                 |                                            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------|--------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME QFN                                            |                                            | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TEST_MODE                                           | 33                                         | I      | This pin should be tied high or left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                              |
| REF_SEL                                             | 31                                         | I      | If Auto Reference Select Mode is OFF this Pin acts as External Input Reference Select Pin; The REF_SEL signal selects one of the two input clocks: REF_SEL [1]: PRI_REF is selected; REF_SEL [0]: SEC_REF is selected; The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level "1". If Auto Reference Select Mode in ON (e.g. EECLKSEL bit (Register 5 Bit 5) is "1"), then REF_SEL pin input setting is ignored. |
| Power_Down                                          | 12                                         | 1      | Active Low. Power down mode can be activated via this pin. See Table 15 for more details. The input has an internal 150-kΩ pull-up resistor if left unconnected it will default to logic level "1". SPI_LE has to be HIGH in order for the rising edge of Power_Down signal to load the EEPROM.                                                                                                                                                                |
| SYNC                                                | 14                                         | 1      | Active Low. Sync mode can be activated via this pin. See Table 15 for more details. The input has an internal $150-k\Omega$ , pull-up resistor if left unconnected it will default to logic level "1".                                                                                                                                                                                                                                                         |
| AUX IN                                              | 43                                         | 1      | Auxiliary Input is a single ended input including an on-board oscillator circuit so that a crystal may be connected.                                                                                                                                                                                                                                                                                                                                           |
| AUX OUT                                             | 13                                         | 0      | Auxiliary Output LVCMOS level that can be programmed via SPI interface to be driven by Output 2 or Output 3.                                                                                                                                                                                                                                                                                                                                                   |
| PRI_REF+                                            | 45                                         | I      | Universal Input Buffer (LVPECL, LVDS, LVCMOS) positive input for the Primary Reference Clock.                                                                                                                                                                                                                                                                                                                                                                  |
| PRI_REF-                                            | 46                                         | I      | Universal Input Buffer (LVPECL, LVDS) negative input for the Primary Reference Clock. In case of LVCMOS input on PRI_REF+, connect this pin through 1 kΩ resistor to GND.                                                                                                                                                                                                                                                                                      |
| SEC_REF+                                            | 3                                          | I      | Universal Input Buffer (LVPECL, LVDS, LVCMOS) positive input for the Secondary Reference Clock.                                                                                                                                                                                                                                                                                                                                                                |
| SEC_REF-                                            | 2                                          | I      | Universal Input Buffer (LVPECL, LVDS,) negative input for the Secondary Reference Clock. In case of LVCMOS input on SEC_REF+, connect this pin through 1 $k\Omega$ resistor to GND.                                                                                                                                                                                                                                                                            |
| TESTOUTA                                            | 30                                         | Analog | Reserved. Pull Down to GND Via a 1kΩ Resistor.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| REG_CAP1                                            | 4                                          | Analog | Capacitor for the internal Regulator. Connect to a 10uF Capacitor (X5R or X7R)                                                                                                                                                                                                                                                                                                                                                                                 |
| REG_CAP2                                            | 38                                         | Analog | Capacitor for the internal Regulator. Connect to a 10uF Capacitor (X5R or X7R)                                                                                                                                                                                                                                                                                                                                                                                 |
| VBB                                                 | 48                                         | Analog | Capacitor for the internal termination Voltage. Connect to a 1uF Capacitor (X5R or X7R)                                                                                                                                                                                                                                                                                                                                                                        |
| EXT_LFP                                             | 40                                         | Analog | External Loop Filter Input Positive                                                                                                                                                                                                                                                                                                                                                                                                                            |
| EXT_LFN                                             | 41                                         | Analog | External Loop Filter Input Negative.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PLL_LOCK                                            | 37                                         | 0      | Output that indicates PLL Lock Status. See Figure 37.                                                                                                                                                                                                                                                                                                                                                                                                          |
| U0P:U0N<br>U1P:U1N<br>U2P:U2N<br>U3P:U3N<br>U4P:U4N | 27, 28<br>19, 20<br>16,17<br>9, 10<br>6, 7 | 0      | The Main outputs of <b>CDCE62005</b> are user definable and can be any combination of up to 5 LVPECL outputs, 5 LVDS outputs or up to 10 LVCMOS outputs. The outputs are selectable via SPI interface. The power-up setting is EEPROM configurable.                                                                                                                                                                                                            |

SCAS862D - NOVEMBER 2008 - REVISED AUGUST 2011



#### **FUNCTIONAL DESCRIPTION**



Figure 3. CDCE62005 Block Diagram

The CDCE62005 comprises of four primary blocks: the interface and control block, the input block, the output block, and the synthesizer block. In order to determine which settings are appropriate for any specific combination of input/output frequencies, a basic understanding of these blocks is required. The interface and control block determines the state of the CDCE62005 at power-up based on the contents of the on-chip EEPROM. In addition to the EEPROM, the SPI port is available to configure the CDCE62005 by writing directly to the device registers after power-up. The input block selects which of the three input ports is available for use by the synthesizer block and buffers all clock inputs. The output block provides five separate clock channels that are fully programmable and configurable to select and condition one of four internal clock sources. The synthesizer block multiplies and filters the input clock selected by the input block.

#### **NOTE**

This Section of the data sheet provides a high-level description of the features of the CDCE62005 for purpose of understanding its capabilities. For a complete description of device registers and I/O, please refer to the Device Configuration Section.



#### **Interface and Control Block**

The CDCE62005 is a highly flexible and configurable architecture and as such contains a number of registers so that the user may specify device operation. The contents of nine 28-bit wide registers implemented in static RAM determine device configuration at all times. On power-up, the CDCE62005 copies the contents of the EEPROM into the RAM and the device begins operation based on the default configuration stored in the EEPROM. Systems that do not have a host system to communicate with the CDCE62005 use this method for device configuration. The CDCE62005 provides the ability to lock the EEPROM; enabling the designer to implement a fault tolerant design. After power-up, the host system may overwrite the contents of the RAM via the SPI (Serial Peripheral Interface) port. This enables the configuration and reconfiguration of the CDCE62005 during system operation. Finally, the device offers the ability to copy the contents of the RAM into EEPROM, if the EEPROM is unlocked.



Figure 4. CDCE62005 Interface and Control Block



#### **Input Block**

The Input Block includes a pair of Universal Input Buffers and an Auxiliary Input. The Input Block buffers the incoming signals and facilitates signal routing to the Internal Clock Distribution bus and the Synthesizer Block via the smart multiplexer (called the Smart MUX). The Internal Clock Distribution Bus connects to all output blocks discussed in the next section. Therefore, a clock signal present on the Internal Clock Distribution bus can appear on any or all of the device outputs. The CDCE62005 routes the PRI\_REF and SEC\_REF inputs directly to the Internal Clock Distribution Bus. Additionally, it can divide these signals via the dividers present on the inputs and output of the first stage of the Smart MUX.



Figure 5. CDCE62005 Input Block



#### **Output Block**

Each of the five identical output blocks incorporates an output multiplexer, a clock divider module, and a universal output array as shown.



Figure 6. CDCE62005 Output Block (1 of 5)

#### Clock Divider Module 0-4

The following shows a simplified version of a Clock Divider Module (CDM). If an individual clock output channel is not used, then the user should disable the CDM and Output Buffer for the unused channel to save device power. Each channel includes two 7-bit registers to control the divide ratio used and the clock phase for each output. The output divider supports divide ratios from divide by 1 (bypass the divider) to divide by 80; the divider does not support all integer values between 1 and 80. Refer to Table 24 for a complete list of divide ratios supported.



Figure 7. CDCE62005 Output Divider Module (1 of 5)



### **Synthesizer Block**

Figure 8 presents a high-level overview of the Synthesizer Block on the CDCE62005.



Figure 8. CDCE62005 Synthesizer Block



#### COMPUTING THE OUTPUT FREQUENCY

Figure 9 presents the block diagram of the CDCE62005 in synthesizer mode highlighting the clock path for a single output. It also identifies the following regions containing dividers comprising the complete clock path

- R: Includes the cumulative divider values of all dividers included from the Input Ports to the output of the Smart Multiplexer (see Input Block for more details)
- O: The output divider value (see Output Block for more details)
- I: The input divider value (see Synthesizer Block for more details)
- P: The Prescaler divider value (see Synthesizer Block of more details)
- F: The cumulative divider value of all dividers falling within the feedback divider (see Synthesizer Block for more details)



Figure 9. CDCE62005 Clock Path - Synthesizer Mode

With respect to Figure 9, any output frequency generated by the CDCE62005 relates to the input frequency connected to the Synthesizer Block by Equation 1.

$$F_{OUT} = F_{IN} \times \frac{F}{R \times I \times O} \tag{1}$$

Equation 1 holds true when subject to the following constraints:

$$1.750 \text{ Ghz} < 0 \text{ x P x } F_{\text{OUT}} < 2.356 \text{ GHz}$$
 (2)

And the comparison frequency F<sub>COMP</sub>,

$$40 \text{ kHz} \le F_{\text{COMP}} < 40 \text{ MHz}$$

Where:

$$F_{COMP} = \frac{F_{IN}}{R \times I}$$

 $\textbf{Note:} \ \ \text{This device cannot output the frequencies between 785 MHz to 875 MHz}$ 

(3)



### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                       | VALUE             | UNIT |
|------------------|-----------------------------------------------------------------------|-------------------|------|
| $V_{CC}$         | Supply voltage range (2)                                              | -0.5 to 4.6       | V    |
| VI               | Input voltage range <sup>(3)</sup>                                    | -0.5 to VCC + 0.5 | V    |
| Vo               | Output voltage range (3)                                              | -0.5 to VCC + 0.5 | V    |
|                  | Input Current (V <sub>I</sub> < 0, V <sub>I</sub> > V <sub>CC</sub> ) | ±20               | mA   |
|                  | Output current for LVPECL/LVCMOS Outputs (0 $<$ V $_{\rm CC}$ )       | ±50               | mA   |
| $T_{J}$          | Maximum junction temperature                                          | 125               | °C   |
| T <sub>stg</sub> | Storage temperature range                                             | -65 to 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### THERMAL CHARACTERISTICS

Package Thermal Resistance for QFN (RGZ) Package (1) (2)

| AIRFLOW (Ifm) |                                         | θ <sub>JP</sub> (°C/W) <sup>(3)</sup> | θ <sub>JA</sub> (°C/W) |
|---------------|-----------------------------------------|---------------------------------------|------------------------|
| 0             | JEDEC Compliant Board (6X6 VIAs on PAD) | 2                                     | 28.9                   |
| 100           | JEDEC Compliant Board (6X6 VIAs on PAD) | 2                                     | 20.4                   |
| 0             | Recommended Layout (7X7 VIAs on PAD)    | 2                                     | 27.3                   |
| 100           | Recommended Layout (7X7 VIAs on PAD)    | 2                                     | 20.3                   |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S2P (high-k board).

<sup>(2)</sup> All supply voltages have to be supplied simultaneously.

<sup>(3)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

Connected to GND with 36 thermal vias (0,3 mm diameter).

<sup>(3)</sup> θ<sub>JP</sub> (Junction – Pad) is used for the QFN Package, because the main heat flow is from the Junction to the GND-Pad of the QFN.



# **ELECTRICAL CHARACTERISTICS OPERATING CONDITIONS**

recommended operating conditions for the **CDCE62005** device for under the specified Industrial temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C

|                                                                                            | PARAMETER                                                 | TEST CONDITIONS                                                                                        | MIN                 | TYP  | MAX                   | UNIT |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------|------|-----------------------|------|
| POWER S                                                                                    | UPPLY                                                     |                                                                                                        |                     |      |                       |      |
| $V_{CC}$                                                                                   | Supply voltage                                            |                                                                                                        | 3                   | 3.3  | 3.6                   | V    |
| V <sub>CC_PLL</sub> ,<br>V <sub>CC_IN</sub> ,<br>V <sub>CC_VCO</sub> ,<br>V <sub>CCA</sub> | Analog supply voltage                                     |                                                                                                        | 3                   | 3.3  | 3.6                   |      |
| P <sub>LVPECL</sub>                                                                        | REF at 30.72,MHz, Outputs are LVPECL                      | Output 1 = 491.52 MHz                                                                                  |                     | 1.9  |                       | W    |
| P <sub>LVDS</sub>                                                                          | REF at 30.72 MHz, Outputs are LVDS                        | Output 2 = 245.76 MHz                                                                                  |                     | 1.65 |                       | W    |
| P <sub>LVCMOS</sub>                                                                        | REF at 30.72 MHz, Outputs are LVCMOS                      | Output 3 = 122.88 MHz Output 4 = 61.44 MHz Output 5 = 30.72 MHz In case of LVCMOS Output1 = 245.76 MHz |                     | 1.8  |                       | W    |
| P <sub>OFF</sub>                                                                           | REF at 30.72 MHz                                          | Dividers are disabled. Outputs are disabled.                                                           |                     | 0.75 |                       | W    |
| P <sub>PD</sub>                                                                            |                                                           | Device is powered down                                                                                 |                     | 20   |                       | mW   |
| DIFFEREN                                                                                   | NTIAL INPUT MODE (PRI_REF, SEC_REF)                       |                                                                                                        |                     |      |                       |      |
| V <sub>IN</sub>                                                                            | Differential input amplitude $(V_{IN} - V_{/IN})$         |                                                                                                        | 0.1                 |      | 1.3                   | V    |
| V <sub>IC</sub>                                                                            | Common-mode input voltage                                 |                                                                                                        | 1.0                 |      | V <sub>CC</sub> -0.3  | V    |
| I <sub>IH</sub>                                                                            | Differential input current high (no internal termination) | $V_{I} = V_{CC}, V_{CC} = 3.6 \text{ V}$                                                               |                     |      | 20                    | μΑ   |
| I <sub>IL</sub>                                                                            | Differential input current low (no internal termination)  | V <sub>I</sub> = 0 V, V <sub>CC</sub> = 3.6 V                                                          | -20                 |      | 20                    | μΑ   |
|                                                                                            | Input Capacitance on PRI_REF, SEC_REF                     |                                                                                                        |                     | 3    |                       | pF   |
| CRYSTAL                                                                                    | INPUT SPECIFICATIONS                                      |                                                                                                        |                     |      |                       |      |
|                                                                                            | On-chip load capacitance                                  |                                                                                                        | 8                   |      | 10                    | pF   |
|                                                                                            | Equivalent series resistance (ESR)                        |                                                                                                        |                     |      | 50                    | Ω    |
| LVCMOS                                                                                     | INPUT MODE (SPI_CLK, SPI_MOSI, SPI_LE,                    | , Power_Down, SYNC, REF_SEL, PRI_RE                                                                    | F, SEC_REF          | )    |                       |      |
|                                                                                            | Low-level input voltage LVCMOS,                           |                                                                                                        | 0                   | (    | 0.3 x V <sub>CC</sub> | V    |
|                                                                                            | High-level input voltage LVCMOS                           |                                                                                                        | $0.7 \times V_{CC}$ |      | $V_{CC}$              | V    |
| V <sub>IK</sub>                                                                            | LVCMOS input clamp voltage                                | $V_{CC} = 3 \text{ V}, I_{I} = -18 \text{ mA}$                                                         |                     |      | -1.2                  | V    |
| I <sub>IH</sub>                                                                            | LVCMOS input current                                      | $V_I = V_{CC}$ , $V_{CC} = 3.6 \text{ V}$                                                              |                     |      | 20                    | μA   |
| I <sub>IL</sub>                                                                            | LVCMOS input (Except PRI_REF and SEC_REF)                 | V <sub>I</sub> = 0 V, V <sub>CC</sub> = 3.6 V                                                          | -10                 |      | -40                   | μΑ   |
| I <sub>IL</sub>                                                                            | LVCMOS input (PRI_REF and SEC_REF)                        | V <sub>I</sub> = 0 V, V <sub>CC</sub> = 3.6 V                                                          | -10                 |      | 10                    | μΑ   |
| CI                                                                                         | Input capacitance                                         | $V_I = 0 \text{ V or } V_{CC}$                                                                         |                     | 3    |                       | pF   |



# **ELECTRICAL CHARACTERISTICS OPERATING CONDITIONS (Continued)**

recommended operating conditions for the **CDCE62005** device for under the specified Industrial temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C

|                    | PARAMETER                                    | TEST (                               | CONDITIONS                | MIN                  | TYP <sup>(1)</sup> | MAX | UNIT   |
|--------------------|----------------------------------------------|--------------------------------------|---------------------------|----------------------|--------------------|-----|--------|
| SPI OUT            | TPUT (MISO) / PLL_LOCK OUTPUT                |                                      |                           |                      |                    |     |        |
| I <sub>OH</sub>    | High-level output current                    | V <sub>CC</sub> = 3.3 V,             | V <sub>O</sub> = 1.65 V   |                      | -30                |     | mA     |
| $I_{OL}$           | Low-level output current                     | $V_{CC} = 3.3 \text{ V},$            | V <sub>O</sub> = 1.65 V   |                      | 33                 |     | mA     |
| $V_{OH}$           | High-level output voltage for LVCMOS outputs | $V_{CC} = 3 V$ ,                     | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0.5 |                    |     | V      |
| $V_{OL}$           | Low-level output voltage for LVCMOS outputs  | $V_{CC} = 3 V$ ,                     | I <sub>OL</sub> = 100 μA  |                      |                    | 0.3 | V      |
| Co                 | Output capacitance on MISO                   | VCC = 3.3 V; V                       | O = 0 V or VCC            |                      | 3                  |     | pF     |
| I <sub>OZH</sub>   | 2 state suspent                              | $V_O = V_{CC}$                       | $V_0 = V_{CC}$            |                      | 5                  |     |        |
| I <sub>OZL</sub>   | 3-state output current                       | $V_O = 0 V$                          |                           |                      | <b>-</b> 5         |     | μA     |
| EEPRO              | И                                            |                                      |                           |                      |                    |     | •      |
| EEcy               | Programming cycle of EEPROM                  |                                      |                           | 100                  | 1000               |     | Cycles |
| EEret              | Data retention                               |                                      |                           | 10                   |                    |     | Years  |
| VBB                |                                              |                                      |                           |                      |                    |     |        |
| VBB                | Termination voltage for reference inputs.    | $I_{BB} = -0.2 \text{ mA},$ setting. | Depending on the          | 0.9                  |                    | 1.9 | V      |
| INPUT B            | BUFFERS INTERNAL TERMINATION RESISTORS       | (PRI_REF and                         | SEC_REF)                  |                      |                    |     | •      |
|                    | Termination resistance                       | Single ended                         |                           |                      | 50                 |     | Ω      |
| PHASE              | DETECTOR                                     |                                      |                           |                      |                    |     |        |
| f <sub>CPmax</sub> | Charge pump frequency                        |                                      |                           | 0.04                 |                    | 40  | MHz    |

<sup>(1)</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ , temperature =  $25^{\circ}\text{C}$ 



# **ELECTRICAL CHARACTERISTICS OPERATING CONDITIONS (Continued)**

recommended operating conditions for the **CDCE62005** device for under the specified Industrial temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C

|                                             | PARAMETER                                             | TEST                                | CONDITIONS                | MIN                  | TYP <sup>(1)</sup> | MAX | UNIT     |
|---------------------------------------------|-------------------------------------------------------|-------------------------------------|---------------------------|----------------------|--------------------|-----|----------|
| LVCMOS                                      | OUTPUT / AUXILIARY OUTPUT                             |                                     |                           | •                    |                    |     |          |
| f <sub>clk</sub>                            | Output frequency, see Figure Below                    | Load = 5 pF to GN                   | D                         | 0                    |                    | 250 | MHz      |
| V <sub>OH</sub>                             | High-level output voltage for LVCMOS outputs          | V <sub>CC</sub> = min to max        | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0.5 |                    |     |          |
| V <sub>OL</sub>                             | Low-level output voltage for LVCMOS outputs           | V <sub>CC</sub> = min to max        | I <sub>OL</sub> =100 μA   |                      |                    | 0.3 | V        |
| I <sub>OH</sub>                             | High-level output current                             | V <sub>CC</sub> = 3.3 V             | V <sub>O</sub> = 1.65 V   |                      | -30                |     | mA       |
| I <sub>OL</sub>                             | Low-level output current                              | V <sub>CC</sub> = 3.3 V             | V <sub>O</sub> = 1.65 V   |                      | 33                 |     | mA       |
| t <sub>pho</sub>                            | Reference (PRI_REF or SEC_REF) to Output Phase offset | Outputs are set to at 30.72 MHz     | 122.88 MHz, Reference     |                      | 0.35               |     | ns       |
| t <sub>pd(LH)/</sub><br>t <sub>pd(HL)</sub> | Propagation delay from PRI_REF or SEC_REF to Outputs  | Crosspoint to V <sub>CC</sub> /2    | 2, Bypass Mode            |                      | 4                  |     | ns       |
| t <sub>sk(o)</sub>                          | Skew, output to output For Y0 to Y4                   | All Outputs set at 2<br>200 MHz     | 00 MHz, Reference =       |                      | 75                 |     | ps       |
| Co                                          | Output capacitance on Y0 to Y4                        | $V_{CC} = 3.3 \text{ V}; V_{O} = 0$ | V or V <sub>CC</sub>      |                      | 5                  |     | pF       |
| I <sub>OZH</sub>                            | 2 State I VOMOS autout aurorat                        | $V_O = V_{CC}$                      |                           |                      | 5                  |     | μΑ       |
| I <sub>OZL</sub>                            | 3-State LVCMOS output current                         | V <sub>O</sub> = 0 V                |                           |                      | <b>–</b> 5         |     | μΑ       |
| I <sub>OPDH</sub>                           | Dower Down output ourrent                             | $V_O = V_{CC}$                      |                           |                      |                    | 25  | μΑ       |
| I <sub>OPDL</sub>                           | Power Down output current                             | V <sub>O</sub> = 0 V                |                           |                      |                    | 5   | μA       |
|                                             | Duty cycle LVCMOS                                     |                                     |                           | 45%                  |                    | 55% | <u> </u> |
| t <sub>slew-rate</sub>                      | Output rise/fall slew rate                            |                                     |                           | 3.6                  | 5.2                |     | V/ns     |

(1) All typical values are at  $V_{CC}$  = 3.3 V, temperature = 25°C





# **ELECTRICAL CHARACTERISTICS OPERATING CONDITIONS (Continued)** (1)

recommended operating conditions for the CDCE62005 device for under the specified Industrial temperature range of -40°C to 85°C

|                         | PARAMETER                                             | TEST CONDITIONS                                                                                                          | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| LVDS OUTP               | UT                                                    |                                                                                                                          |     |                    |     |      |
| f <sub>clk</sub>        | Output frequency                                      | Configuration Load                                                                                                       | 0   |                    | 800 | MHz  |
| V <sub>OD</sub>         | Differential output voltage                           | $R_L = 100 \Omega$                                                                                                       | 270 |                    | 550 | mV   |
| $\Delta V_{OD}$         | LVDS VOD magnitude change                             |                                                                                                                          |     |                    | 50  | mV   |
| Vos                     | Offset Voltage                                        | -40°C to 85°C                                                                                                            |     | 1.24               |     | V    |
| $\Delta V_{OS}$         | VOS magnitude change                                  |                                                                                                                          |     | 40                 |     | mV   |
|                         | Short circuit Vout+ to ground                         | VOUT = 0                                                                                                                 |     |                    | 27  | mA   |
|                         | Short circuit Vout- to ground                         | VOUT = 0                                                                                                                 |     |                    | 27  | mA   |
| t <sub>pho</sub>        | Reference (PRI_REF or SEC_REF) to output phase offset | Outputs are set to 491.52 MHz<br>Reference at 30.72 MHz                                                                  |     | 1.65               |     | ns   |
| $t_{pd(LH)}/t_{pd(HL)}$ | Propagation delay from PRI_REF or SEC_REF to outputs  | Crosspoint to Crosspoint, Bypass Mode                                                                                    |     | 3.1                |     | ns   |
| t <sub>sk(o)</sub> (3)  | Skew, output to output For Y0 to Y4                   | All Outputs set at 200 MHz                                                                                               |     | 25                 |     | ps   |
| Co                      | Output capacitance on Y0 to Y4                        | $V_{CC} = 3.3 \text{ V}; V_{O} = 0 \text{ V or } V_{CC}$                                                                 |     | 5                  |     | pF   |
| I <sub>OPDH</sub>       | Power down output current                             | $V_O = V_{CC}$                                                                                                           |     |                    | 25  | μΑ   |
| I <sub>OPDL</sub>       | Power down output current                             | $V_O = 0 V$                                                                                                              |     |                    | 5   | μΑ   |
|                         | Duty cycle                                            |                                                                                                                          | 45% |                    | 55% |      |
| $t_r / t_f$             | Rise and fall time                                    | 20% to 80% of V <sub>OUT(PP)</sub>                                                                                       | 110 | 160                | 190 | ps   |
|                         | LVCMOS-TO-LVDS                                        |                                                                                                                          |     |                    |     |      |
| t <sub>skP_c</sub>      | Output skew between LVCMOS and LVDS outputs           | V <sub>CC</sub> /2 to Crosspoint. Output are at the same output frequency and use the same output divider configuration. | 0.9 | 1.4                | 1.9 | ns   |

- The phase of LVCMOS is lagging in reference to the phase of LVDS.
- All typical values are at  $V_{CC} = 3.3 \text{ V}$ , temperature = 25°C The  $t_{sk(o)}$  specification is only valid for equal loading of all outputs.

#### LVDS DC Termination Test





# **ELECTRICAL CHARACTERISTICS OPERATING CONDITIONS (Continued)**

recommended operating conditions for the **CDCE62005** device for under the specified Industrial temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C

|                                              | PARAMETER                                            | TEST CONDITIONS                                                              | MIN                   | TYP <sup>(1)</sup> | MAX                   | UNIT |
|----------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------|-----------------------|--------------------|-----------------------|------|
| LVPECI                                       | OUTPUT                                               |                                                                              |                       |                    | <u>"</u>              |      |
| f <sub>clk</sub>                             | Output frequency, Configuration load                 |                                                                              | 0                     |                    | 1500                  | MHz  |
| V <sub>OH</sub>                              | LVPECL high-level output voltage load                |                                                                              | V <sub>CC</sub> -1.06 |                    | V <sub>CC</sub> -0.88 | V    |
| V <sub>OL</sub>                              | LVPECL low-level output voltage load                 |                                                                              | V <sub>CC</sub> -2.02 |                    | V <sub>CC</sub> -1.58 | V    |
| V <sub>OD</sub>                              | Differential output voltage                          |                                                                              | 610                   |                    | 970                   | mV   |
| t <sub>pho</sub>                             | Reference to Output Phase offset                     | Outputs are set to 491.52 MHz,<br>Reference at 30.72 MHz                     |                       | 1.47               |                       | ns   |
| t <sub>pd(LH)</sub> /<br>t <sub>pd(HL)</sub> | Propagation delay from PRI_REF or SEC_REF to outputs | Crosspoint to Crosspoint, Bypass<br>Mode                                     |                       | 3.4                |                       | ns   |
| t <sub>sk(o)</sub>                           | Skew, output to output For Y0 to Y4                  | All Outputs set at 200 MHz                                                   |                       | 25                 |                       | ps   |
| Co                                           | Output capacitance on Y0 to Y4                       | $V_{CC} = 3.3 \text{ V}; V_O = 0 \text{ V or } V_{CC}$                       |                       | 5                  |                       | pF   |
| I <sub>OPDH</sub>                            | B B                                                  | $V_O = V_{CC}$                                                               |                       |                    | 25                    | μA   |
| I <sub>OPDL</sub>                            | Power Down output current                            | V <sub>O</sub> = 0 V                                                         |                       |                    | 5                     | μA   |
|                                              | Duty Cycle                                           |                                                                              | 45%                   |                    | 55%                   |      |
| t <sub>r</sub> / t <sub>f</sub>              | Rise and fall time                                   | 20% to 80% of V <sub>OUT(PP)</sub>                                           | 55                    | 75                 | 135                   | ps   |
| LVDS-T                                       | O-LVPECL                                             |                                                                              |                       |                    | •                     |      |
| t <sub>skP_C</sub>                           | Output skew between LVDS and LVPECL outputs          | Crosspoint to Crosspoint output dividers are configured identically.         | 0.9                   | 1.1                | 1.3                   | ns   |
| LVCMO                                        | S-TO-LVPECL                                          |                                                                              |                       |                    |                       |      |
| t <sub>skP_C</sub>                           | Output skew between LVCMOS and LVPECL outputs        | V <sub>CC</sub> /2 to Crosspoint output dividers are configured identically. | -150                  | 260                | 700                   | ps   |
| LVPECI                                       | HI-SWING OUTPUT                                      |                                                                              |                       |                    | <u>"</u>              |      |
| V <sub>OH</sub>                              | LVPECL high-level output voltage load                |                                                                              | V <sub>CC</sub> -1.11 |                    | V <sub>CC</sub> -0.87 | V    |
| V <sub>OL</sub>                              | LVPECL low-level output voltage load                 |                                                                              | V <sub>CC</sub> -2.06 |                    | V <sub>CC</sub> -1.73 | V    |
| V <sub>OD</sub>                              | Differential output voltage                          |                                                                              | 760                   |                    | 1160                  | mV   |
| t <sub>r</sub> / t <sub>f</sub>              | Rise and fall time                                   | 20% to 80% of V <sub>OUT(PP)</sub>                                           | 55                    | 75                 | 135                   | ps   |

### (1) All typical values are at $V_{CC} = 3.3 \text{ V}$ , temperature = $25^{\circ}\text{C}$











Figure 10.

# LVDS OUTPUT SWING

#### vs FREQUENCY



Figure 12.

# HI SWING LYPECL OUTPUT SWING vs FREQUENCY



Figure 11.

## LVCMOS OUTPUT SWING

### FREQUENCY



Figure 13.



### **TIMING REQUIREMENTS**

over recommended ranges of supply voltage, load and operating free air temperature (unless otherwise noted)

|                                 | PARAMETER                                                                                     | MIN | TYP | MAX  | UNIT |
|---------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|------|------|
| PRI_R                           | EF/SEC_REF REQUIREMENTS                                                                       |     |     |      |      |
|                                 | Maximum Clock Frequency Applied to PRI_REF and SEC_REF in fan-out mode                        |     |     | 1500 | MHz  |
| £                               | Maximum Clock Frequency Applied to Smart Multiplexer input Divider                            |     |     | 500  | MHz  |
| t <sub>max</sub>                | Maximum Clock Frequency Applied to Reference Divider                                          |     |     | 250  | MHz  |
|                                 | For Single ended Inputs ( LVCMOS) on PRI_REF and SEC_REF                                      |     |     | 250  | MHz  |
|                                 | Duty cycle of PRI_REF or SEC_REF at V <sub>CC</sub> / 2                                       | 40% |     | 60%  |      |
|                                 | Input Clock Slew Rate (Differential and Single ended)                                         | 1   |     |      | V/ns |
| Power                           | _Down, SYNC, REF_SEL REQUIREMENTS                                                             |     |     |      |      |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time of the Power_Down, SYNC, REF_SEL signal from 20% to 80% of V <sub>CC</sub> |     |     | 4    | ns   |

### **PHASE NOISE ANALYSIS**

Table 1. Device Output Phase Noise for 30.72 MHz External Reference

| Phase Noise Specifications under following configuration: VCO = 1966.08 MHz, REF = 30.72 MHz, PFD Frequency = 30.72 MHz, Charge Pump Current = 1.5 mA Loop BW = 400 kHz at 3.3 V and 25°C |                         |                   |                 |                   |        |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|-----------------|-------------------|--------|--|
| Phase Noise                                                                                                                                                                               | Reference 30.72 MHz     | LVPECL 491.52 MHz | LVDS 491.52 MHz | LVCMOS 122.88 MHz | UNIT   |  |
| 10 Hz                                                                                                                                                                                     | -108                    | -81               | -81             | -92               | dBc/Hz |  |
| 100 Hz                                                                                                                                                                                    | -130                    | -94               | -96             | -108              | dBc/Hz |  |
| 1 kHz                                                                                                                                                                                     | -134                    | -106              | -106            | -118              | dBc/Hz |  |
| 10 kHz                                                                                                                                                                                    | -152                    | <b>–119</b>       | -119            | -132              | dBc/Hz |  |
| 100 kHz                                                                                                                                                                                   | -156                    | -121              | -122            | -134              | dBc/Hz |  |
| 1 MHz                                                                                                                                                                                     | -157                    | -131              | -131            | -143              | dBc/Hz |  |
| 10 MHz                                                                                                                                                                                    | _                       | -145              | -144            | -150              | dBc/Hz |  |
| 20 MHz                                                                                                                                                                                    | _                       | -145              | -144            | -150              | dBc/Hz |  |
| Jitter(RMS) 10k~20<br>MHz                                                                                                                                                                 | 193<br>(10 kHz – 1 MHz) | 307               | 315             | 377               | fs     |  |

Table 2. Device Output Phase Noise for 25 MHz Crystal Reference

| Phase Noise               | LVPECL 500 MHz | LVDS 250 MHz | LVCMOS 125 MHz | UNIT   |
|---------------------------|----------------|--------------|----------------|--------|
| 10 Hz                     | -57            | -62          | -68            | dBc/Hz |
| 100 Hz                    | -90            | -95          | -102           | dBc/Hz |
| 1 kHz                     | -107           | -113         | -119           | dBc/Hz |
| 10 kHz                    | <b>–115</b>    | -122         | -128           | dBc/Hz |
| 100 kHz                   | <b>–118</b>    | -124         | -130           | dBc/Hz |
| 1 MHz                     | -130           | -137         | -143           | dBc/Hz |
| 10 MHz                    | -145           | -147         | -150           | dBc/Hz |
| 20 MHz                    | -145           | -147         | -150           | dBc/Hz |
| Jitter(RMS) 10k~20<br>MHz | 389            | 405          | 437            | fs     |



## **OUTPUT TO OUTPUT ISOLATION**

## **Table 3. Output to Output Isolation**

|                              |                               |                               | SPUR       | Unit |
|------------------------------|-------------------------------|-------------------------------|------------|------|
| The Output to Output Isolati | on was tested under following | settings (nominal conditions) | ·          | •    |
| Output 2                     | Measured Channel              | In LVPECL Signaling 15.5 MHz  | -67        | db   |
| Output 2                     | Measured Channel              | In LVPECL Signaling 93 MHz    | -60        | db   |
| Output 2                     | Measured Channel              | In LVPECL Signaling 930 MHz   | <b>–59</b> | db   |
| Output 0                     | Aggressor Channel             | LVPECL 22.14 MHz              |            |      |
| Output 1                     | Aggressor Channel             | LVPECL 22.14 MHz              |            |      |
| Output 3                     | Aggressor Channel             | LVPECL 22.14 MHz              |            |      |
| Output 4                     | Aggressor Channel             | LVPECL 22.14 MHz              |            |      |



#### **DEVICE CONFIGURATION**

The Functional Description Section described four different functional blocks contained within the CDCE62005. Figure 14 depicts these blocks along with a high-level functional block diagram of the circuit elements comprising each block. The balance of this section focuses on a detailed discussion of each functional block from the perspective of how to configure them.



Figure 14. CDCE62005 Circuit Blocks

Throughout this section, references to Device Register memory locations follow the following convention:



Figure 15. Device Register Reference Convention



#### INTERFACE AND CONTROL BLOCK

The Interface & Control Block includes a SPI interface, three control pins, a non-volatile memory array in which the device stores default configuration data, and an array of device registers implemented in Static RAM. This RAM, also called the device registers, configures all hardware within the CDCE62005.

### Serial Peripheral Interface (SPI)

The serial interface of CDCE62005 is a simple bidirectional SPI interface for writing and reading to and from the device registers. It implements a low speed serial communications link in a master/slave topology in which the CDCE62005 is a slave. The SPI consists of four signals:

- SPI\_CLK: Serial Clock (Output from Master) the CDCE62005 clocks data in and out on the rising edge of SPI\_CLK. Data transitions therefore occur on the falling edge of the clock.
- SPI\_MOSI: Master Output Slave Input (Output from Master) .
- SPI\_MISO: Master Input Slave Output (Output from Slave)
- SPI\_LE: Latch Enable (Output from Master). The falling edge of SPI\_LE initiates a transfer. If SPI\_LE is high, no data transfer can take place.

The CDCE62005 implements data fields that are 28-bits wide. In addition, it contains 9 registers, each comprising a 28 bit data field. Therefore, accessing the CDCE62005 requires that the host program append a 4-bit address field to the front of the data field as follows:



Figure 16. CDCE62005 SPI Communications Format

#### **CDCE62005 SPI Command Structure**

The CDCE62005 supports four commands issued by the Master via the SPI:

- Write to RAM
- Read Command
- Copy RAM to EEPROM unlock
- Copy RAM to EEPROM lock

Table 4 provides a summary of the CDCE62005 SPI command structure. The host (master) constructs a Write to RAM command by specifying the appropriate register address in the address field and appends this value to the beginning of the data field. Therefore, a valid command stream must include 32 bits, transmitted LSB first. The host must issue a Read Command to initiate a data transfer from the CDCE62005 back to the host. This command specifies the address of the register of interest in the data field.



#### Table 4. CDCE62005 SPI Command Structure

|             |                |          |        | Data Field (28 Bits) |        |        |   |   |   |        |   |   |   |     | Addr Field<br>(4 Bits) |        |        |   |     |   |        |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|-------------|----------------|----------|--------|----------------------|--------|--------|---|---|---|--------|---|---|---|-----|------------------------|--------|--------|---|-----|---|--------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Register    | Operation      | NVM      | 2<br>7 | 2<br>6               | 2<br>5 | 2<br>4 | 2 | 2 |   | 2<br>0 |   |   |   |     | 1<br>6                 | 1<br>5 | 1<br>4 | 1 | 1 2 | 1 | 1<br>0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 |
| 0           | Write to RAM   | Yes      | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | 0 | 0 |
| 1           | Write to RAM   | Yes      | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | 0 | 1 |
| 2           | Write to RAM   | Yes      | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | 1 | 0 |
| 3           | Write to RAM   | Yes      | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | 1 | 1 |
| 4           | Write to RAM   | Yes      | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 1 | 0 | 0 |
| 5           | Write to RAM   | Yes      | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 1 | 0 | 1 |
| 6           | Write to RAM   | Yes      | Х      | Х                    | Х      | Χ      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Χ | Х | Х | Х | Х | Х | Χ | Х | 0 | 1 | 1 | 0 |
| 7           | Write to RAM   | Yes      | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 1 | 1 | 1 |
| 8           | Status/Control | No       | Х      | Х                    | Х      | Х      | Х | Х | Х | X      | Х | X | X | : : | Х                      | Χ      | Χ      | Х | Х   | Х | Х      | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 1 | 0 | 0 | 0 |
| Instruction | Read Command   | No       | 0      | 0                    | 0      | 0      | 0 | 0 | 0 | 0      | 0 | 0 | 0 | )   | 0                      | 0      | 0      | 0 | 0   | 0 | 0      | 0 | 0 | 0 | 0 | 0 | 0 | Α | Α | Α | Α | 1 | 1 | 1 | 0 |
| Instruction | RAM EEPROM     | Unlock   | 0      | 0                    | 0      | 0      | 0 | 0 | 0 | 0      | 0 | 0 | 0 | )   | 0                      | 0      | 0      | 0 | 0   | 0 | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| Instruction | RAM EEPROM     | Lock (1) | 0      | 0                    | 0      | 0      | 0 | 0 | 0 | 0      | 0 | 0 | 0 | )   | 0                      | 0      | 0      | 0 | 0   | 1 | 0      | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |

<sup>(1)</sup> **CAUTION:** After execution of this command, the EEPROM is permanently locked. After locking the EEPROM, device configuration can only be changed via Write to RAM after power-up; however, the EEPROM can no longer be changed

The CDCE62005 on-board EEPROM has been factory preset to the default settings listed in the table below.

| REGISTER | DEFAULT SETTING |
|----------|-----------------|
| REG0000  | 8184032         |
| REG0001  | 8184030         |
| REG0002  | 8186030         |
| REG0003  | EB86030         |
| REG0004  | 0186031         |
| REG0005  | 101C0BE         |
| REG0006  | 04BE19A         |
| REG0007  | BD0037F         |

The Default configurations programmed in the device is set to: Primary and Secondary are set to LVPECL ac-coupled termination and the Auxiliary input is enabled. The Smart Mux is set to auto select among Primary, Secondary and Auxiliary. Reference is set at 25MHz and the dividers are selected to run the VCO at 1875MHz.

Output 0 & 1 are set to output 156.25MHz with LVPECL signaling

Output 2 is set to output 125MHz/ LVPECL

Output 3 is set to output 125MHz/LVDS

Output 4 is set to output 125MHz/ LVCMOS

### **SPI Interface Master**

The Interface master can be designed using a FPGA or a micro controller. The CDCD62005 acts as a slave to the SPI master. The SPI Master should be designed to issue none consecutive read or write commands. The SPI clock should start and stop with respect to the SPI\_LE signal as shown in Figure 17. SPI\_MOSI, SPI\_CLK, and SPI\_LE are generated by the SPI Master. SPI\_MISO is gnererated by the SPI slave the CDCE62005.





Figure 17. CDCE62005 SPI Read/Write Command

### SPI Consecutive Read/Write Cycles to the CDCE62005

Figure 18 illustrates how two consecutive SPI cycles are performed between a SPI Master and the CDCE62005 SPI Slave.



Figure 18. Consecutive Read/Write Cycles

#### Writing to the CDCE62005

Figure 19 illustrates a Write to RAM operation. Notice that the latching of the first data bit in the data stream (Bit 0) occurs on the first rising edge of SPI\_CLK after SPI\_LE transitions from a high to a low. For the CDCE62005, data transitions occur on the falling edge of SPI\_CLK. A rising edge on SPI\_LE signals to the CDCE62005 that the transmission of the last bit in the stream (Bit 31) has occurred.



Figure 19. CDCE62005 SPI Write Operation

#### Reading from the CDCE62005

Figure 20 shows how the CDCE62005 executes a Read Command. The SPI master first issues a Read Command to initiate a data transfer from the CDCE62005 back to the host (see Table 6). This command specifies the address of the register of interest. By transitioning SPI\_LE from a low to a high, the CDCE62005 resolves the address specified in the appropriate bits of the data field. The host drives SPI\_LE low and the CDCE62005 presents the data present in the register specified in the Read Command on SPI MISO.





Figure 20. CDCE62005 Read Operation

### Writing to EEPROM

After the CDCE62005 detects a power-up and completes a reset cycle, it copies the contents of the on-board EEPROM into the Device Registers. Therefore, the CDCE62005 initializes into a known state pre-defined by the user. The host issues one of two special commands shown in Table 4 to copy the contents of Device Registers 0 through 7 (a total of 184 bits) into EERPOM. They include:

- Copy RAM to EEPROM Unlock, Execution of this command can happen many times.
- Copy RAM to EEPROM Lock: Execution of this command can happen only once; after which the EEPROM is **permanently locked**.

After either command is initiated, power must remain stable and the host must not access the CDCE62005 for at least 50 ms to allow the EEPROM to complete the write cycle and to avoid the possibility of EEPROM corruption.



### SPI CONTROL INTERFACE TIMING



Figure 21. Timing Diagram for SPI Write Command



Figure 22. Timing Diagram for SPI Read Command

**Table 5. SPI Bus Timing Characteristics** 

|                    | PARAMETER                       | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------|-----|-----|-----|------|
| f <sub>Clock</sub> | Clock Frequency for the SPI_CLK |     |     | 20  | MHz  |
| t <sub>1</sub>     | SPI_LE to SPI_CLK setup time    | 10  |     |     | ns   |
| t <sub>2</sub>     | SPI_MOSI to SPI_CLK setup time  | 10  |     |     | ns   |
| t <sub>3</sub>     | SPI_MOSI to SPI_CLK hold time   | 10  |     |     | ns   |
| t <sub>4</sub>     | SPI_CLK high duration           | 25  |     |     | ns   |
| t <sub>5</sub>     | SPI_CLK low duration            | 25  |     |     | ns   |
| t <sub>6</sub>     | SPI_CLK to SPI_LE Hold time     | 10  |     |     | ns   |
| t <sub>7</sub>     | SPI_LE Pulse Width              | 20  |     |     | ns   |
| t <sub>8</sub>     | SPI_CLK to MISO data valid      |     |     | 10  | ns   |
| t <sub>9</sub>     | SPI_LE to SPI_MISO Data Valid   |     |     | 10  | ns   |



# Device Registers: Register 0 Address 0x00

## Table 6. CDCE62005 Register 0 Bit Definitions

| RAM<br>BIT | BIT NAME       | RELATED<br>BLOCK |                                                                                               |         |           | DESCR       | IPTION    | /FUNC    | ΓΙΟΝ   |                                                                   |         |
|------------|----------------|------------------|-----------------------------------------------------------------------------------------------|---------|-----------|-------------|-----------|----------|--------|-------------------------------------------------------------------|---------|
| 0          | DIV2PRIX       | Primary          | Pre-Divider Selection for the                                                                 | e Prin  | nary Ref  | erence      |           |          |        |                                                                   | EEPROM  |
| 1          | DIV2PRIY       | Reference        | (X,Y)=00:3-state, 01:Divide                                                                   | by "1   | ", 10:Div | ide by "2   | ", 11:Re  | eserved  |        |                                                                   | EEPROM  |
| 2          | RESERVED       |                  | Must be set to "0"                                                                            |         |           |             |           |          |        |                                                                   | EEPROM  |
| 3          | RESERVED       |                  | Must be set to "0"                                                                            |         |           |             |           |          |        |                                                                   | EEPROM  |
| 4          | OUTMUX0SELX    | Output 0         | OUTPUT MUX "0" Select. S                                                                      | Select  | s the Si  | gnal drivir | ng Outp   | ut Divid | er"0"  |                                                                   | EEPROM  |
| 5          | OUTMUX0SELY    | Output 0         | (X,Y) = 00: PRI_REF, 01:S                                                                     | EC_R    | EF, 10:   | SMART_I     | MUX, 1    | 1:VCO_   | CORE   |                                                                   | EEPROM  |
| 6          | PH0ADJC0       | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 7          | PH0ADJC1       | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 8          | PH0ADJC2       | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 9          | PH0ADJC3       | Output 0         | Coarse phase adjust select                                                                    | for o   | utput div | rider "0"   |           |          |        |                                                                   | EEPROM  |
| 10         | PH0ADJC4       | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 11         | PH0ADJC5       | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 12         | PH0ADJC6       | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 13         | OUT0DIVRSEL0   | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 14         | OUT0DIVRSEL1   | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 15         | OUT0DIVRSEL2   | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 16         | OUT0DIVRSEL3   | Output 0         | OUTPUT DIVIDER "0" Rati                                                                       | o Sele  | ect       |             |           |          |        |                                                                   | EEPROM  |
| 17         | OUT0DIVRSEL4   | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 18         | OUT0DIVRSEL5   | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 19         | OUT0DIVRSEL6   | Output 0         |                                                                                               |         |           |             |           |          |        |                                                                   | EEPROM  |
| 20         | OUTODIVSEL     | Output 0         | When set to "0", the divider When set to "1", the divider                                     |         |           |             |           |          |        |                                                                   | EEPROM  |
| 21         | HiSWINGLVPECL0 | Output 0         | High Swing LVPECL When  If LVCMOS or LVDS is se  If LVPECL buffer is select it is set to "0". | electe  | d the Ou  | ıtput swin  | g will s  | ay at th | e same | level. <sup>(1)</sup><br>s bit is set to "1" and Normal LVPECL if | EEPROM  |
| 22         | CMOSMODE0PX    | Output 0         | LVCMOS mode select for C                                                                      |         |           |             | n.        |          |        |                                                                   | EEPROM  |
| 23         | CMOSMODE0PY    | Output 0         | (X,Y)=00:Active, 10:Inverting                                                                 | ıg, 11: | Low, 01   | :3-State    |           |          |        |                                                                   | EEPROM  |
| 24         | CMOSMODE0NX    | Output 0         | LVCMOS mode select for 0                                                                      |         |           | -           | Pin.      |          |        |                                                                   | EEPROM  |
| 25         | CMOSMODE0NY    | Output 0         | (X,Y)=00:Active, 10:Inverting                                                                 | ıg, 11: | Low, 01   | :3-State    |           |          |        |                                                                   | EEPROM  |
| 26         | OUTBUFSEL0X    | Output 0         | OUTPUT TYPE RAM BITS                                                                          |         |           |             |           |          |        | EEPROM                                                            |         |
|            |                |                  |                                                                                               | 22      | 23        | 24          | 25        | 26       | 27     |                                                                   |         |
|            |                |                  | LVPECL                                                                                        | 0       | 0         | 0           | 0         | 0        | 1      |                                                                   |         |
| 27         | OUTBUFSEL0Y    | Output 0         | LVDS                                                                                          | 0       | 1         | 0           | 1         | 1        | 1      |                                                                   | EEPROM  |
| 21         | OUTBUFSELUT    | Output 0         | LVCMOS                                                                                        |         | See Set   | tings Abo   | ve*       | 0        | 0      |                                                                   | EEFROIN |
|            |                |                  | Output Disabled 0 1 0 1 1 0                                                                   |         |           |             |           |          |        |                                                                   |         |
|            |                |                  | * Use Description for Bits                                                                    | 22,23   | 3,24 and  | 25 for se   | etting th | e LVCN   | 10S OL | tputs                                                             |         |

<sup>(1)</sup> Set RegisterR0.21 to '0' for LVDS and LVCMOS outputs



## Device Registers: Register 1 Address 0x01

## Table 7. CDCE62005 Register 1 Bit Definitions

| RAM BIT | BIT NAME       | RELATED<br>BLOCK |        |                                                                                            |           | DE        | SCRIPTI   | ON/FUN    | ICTIO  | N       |                                                       |         |
|---------|----------------|------------------|--------|--------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--------|---------|-------------------------------------------------------|---------|
| 0       | DIV2SECX       | Secondary        | Pre-   | Divider Selection for the S                                                                | Seconda   | ry Refer  | ence      |           |        |         |                                                       | EEPROM  |
| 1       | DIV2SECY       | Reference        | (X,Y   | )=00:3-state, 01:Divide by                                                                 | y "1", 10 | Divide b  | y "2", 11 | :Reserv   | ed     |         |                                                       | EEPROM  |
| 2       | RESERVED       |                  | Mus    | t be set to "0"                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 3       | RESERVED       |                  | Mus    | t be set to "0"                                                                            |           | EEPROM    |           |           |        |         |                                                       |         |
| 4       | OUTMUX1SELX    | Output 1         |        | PUT MUX "1" Select. Sel                                                                    |           |           |           |           |        |         |                                                       | EEPROM  |
| 5       | OUTMUX1SELY    | Output 1         | (X,Y   | ) = 00: PRI_REF, 01:SEC                                                                    | C_REF,    | 10:SMAI   | RT_MUX    | , 11:VC   | D_COI  | RE      |                                                       | EEPROM  |
| 6       | PH1ADJC0       | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 7       | PH1ADJC1       | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 8       | PH1ADJC2       | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 9       | PH1ADJC3       | Output 1         | Coa    | rse phase adjust select fo                                                                 | or output | divider ' | "1"       |           |        |         |                                                       | EEPROM  |
| 10      | PH1ADJC4       | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 11      | PH1ADJC5       | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 12      | PH1ADJC6       | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 13      | OUT1DIVRSEL0   | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 14      | OUT1DIVRSEL1   | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 15      | OUT1DIVRSEL2   | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 16      | OUT1DIVRSEL3   | Output 1         | OUT    | OUTPUT DIVIDER "1" Ratio Select                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 17      | OUT1DIVRSEL4   | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 18      | OUT1DIVRSEL5   | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 19      | OUT1DIVRSEL6   | Output 1         |        |                                                                                            |           |           |           |           |        |         |                                                       | EEPROM  |
| 20      | OUT1DIVSEL     | Output 1         |        | en set to "0", the divider is<br>en set to "1", the divider is                             |           |           |           |           |        |         |                                                       | EEPROM  |
| 21      | HiSWINGLVPECL1 | Output 1         | – If I | Swing LVPECL When se<br>LVCMOS or LVDS is sele<br>LVPECL buffer is selected<br>set to "0". | cted the  | Output    | swing wi  | ll stay a | the sa | ame lev | el. <sup>(1)</sup> is set to "1" and Normal LVPECL if | EEPROM  |
| 22      | CMOSMODE1PX    | Output 1         |        | MOS mode select for OU                                                                     |           |           |           |           |        |         |                                                       | EEPROM  |
| 23      | CMOSMODE1PY    | Output 1         | (X,Y   | )=00:Active, 10:Inverting,                                                                 | 11:Low    | 01:3-St   | ate       |           |        |         |                                                       | EEPROM  |
| 24      | CMOSMODE1NX    | Output 1         |        | MOS mode select for OU                                                                     |           | -         |           |           |        |         |                                                       | EEPROM  |
| 25      | CMOSMODE1NY    | Output 1         | (X,Y   | )=00:Active, 10:Inverting,                                                                 | 11:Low    | 01:3-St   | ate       |           |        |         |                                                       | EEPROM  |
| 26      | OUTBUFSEL1X    | Output 1         |        | OUTPUT TYPE RAM BITS                                                                       |           |           |           |           |        |         |                                                       | EEPROM  |
|         |                |                  |        |                                                                                            | 22        | 23        | 24        | 25        | 26     | 27      |                                                       |         |
|         |                |                  |        | LVPECL                                                                                     | 0         | 0         | 0         | 0         | 0      | 1       |                                                       |         |
| 27      | OUTBUFSEL1Y    | Output 1         |        | LVDS                                                                                       | 0         | 1         | 0         | 1         | 1      | 1       |                                                       | EEPROM  |
| 21      | COTBOI SELTI   | Output 1         |        | LVCMOS                                                                                     | S         | ee Setti  | ngs Abov  | /e*       | 0      | 0       |                                                       | LLFIXOW |
|         |                |                  | [      | Output Disabled                                                                            | 0         | 1         | 0         | 1         | 1      | 0       |                                                       |         |
|         |                |                  |        | * Use Description for Bits 22,23,24 and 25 for setting the LVCMOS Outputs                  |           |           |           |           |        |         |                                                       |         |

<sup>(1)</sup> Set the R1.21 '0' for LVDS and LVCMOS outputs



# Device Registers: Register 2 Address 0x02

## Table 8. CDCE62005 Register 2 Bit Definitions

| RAM BIT | BIT NAME      | RELATED<br>BLOCK |                                                                                                      |             | DE        | SCRIPTI     | ON/FUN     | ICTIO   | N      |                                                |        |
|---------|---------------|------------------|------------------------------------------------------------------------------------------------------|-------------|-----------|-------------|------------|---------|--------|------------------------------------------------|--------|
| 0       | REFDIV0       | Reference        | Reference Divider Bit "0"                                                                            |             |           |             |            |         |        |                                                | EEPROM |
| 1       | REFDIV1       | Divider          | Reference Divider Bit "1"                                                                            |             |           |             |            |         |        |                                                | EEPROM |
| 2       | RESERVED      |                  | Must be set to "0"                                                                                   |             |           |             |            |         |        |                                                | EEPROM |
| 3       | RESERVED      |                  | Must be set to "0"                                                                                   |             |           |             |            |         |        |                                                | EEPROM |
| 4       | OUTMUX2SELX   | Output 2         | OUTPUT MUX "2" Select. S                                                                             |             |           |             |            |         |        |                                                | EEPROM |
| 5       | OUTMUX2SELY   | Output 2         | (X,Y) = 00: PRI_REF, 01:SI                                                                           | EC_REF,     | 10:SMA    | ART_MUX     | , 11:VC    | O_CC    | DRE    |                                                | EEPROM |
| 6       | PH2ADJC0      | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 7       | PH2ADJC1      | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 8       | PH2ADJC2      | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 9       | PH2ADJC3      | Output 2         | Coarse phase adjust select                                                                           | for outpu   | t divider | "2"         |            |         |        |                                                | EEPROM |
| 10      | PH2ADJC4      | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 11      | PH2ADJC5      | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 12      | PH2ADJC6      | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 13      | OUT2DIVRSEL0  | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 14      | OUT2DIVRSEL1  | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 15      | OUT2DIVRSEL2  | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 16      | OUT2DIVRSEL3  | Output 2         | OUTPUT DIVIDER "2" Ratio                                                                             | o Select    |           |             |            |         |        |                                                | EEPROM |
| 17      | OUT2DIVRSEL4  | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 18      | OUT2DIVRSEL5  | Output 2         |                                                                                                      |             |           |             |            |         |        |                                                | EEPROM |
| 19      | OUT2DIVRSEL6  | Output 2         |                                                                                                      |             |           |             |            |         |        | EEPROM                                         |        |
| 20      | OUT2DIVSEL    | Output 2         | When set to "0", the divider When set to "1", the divider                                            |             |           |             |            |         |        |                                                | EEPROM |
| 21      | HiSWINGLVPEC2 | Output 2         | High Swing LVPECL When  - If LVCMOS or LVDS is se  - If LVPECL buffer is select if it is set to "0". | elected the | e Outpu   | t swing wi  | ill stay a | t the s | same   | level. (1) bit is set to "1" and Normal LVPECL | EEPROM |
| 22      | CMOSMODE2PX   | Output 2         | LVCMOS mode select for C                                                                             |             |           |             |            |         |        |                                                | EEPROM |
| 23      | CMOSMODE2PY   | Output 2         | (X,Y)=00:Active, 10:Invertin                                                                         | g, 11:Lov   | ı, 01:3-S | State       |            |         |        |                                                | EEPROM |
| 24      | CMOSMODE2NX   | Output 2         | LVCMOS mode select for C                                                                             | OUTPUT '    | 2" Nega   | tive Pin.   |            |         |        |                                                | EEPROM |
| 25      | CMOSMODE2NY   | Output 2         | (X,Y)=00:Active, 10:Invertin                                                                         | g, 11:Lov   | ı, 01:3-S | State       |            |         |        |                                                | EEPROM |
| 26      | OUTBUFSEL2X   | Output 2         | OUTPUT TYPE                                                                                          |             |           | RAM B       | ITS        |         |        |                                                | EEPROM |
|         |               |                  |                                                                                                      | 22          | 23        | 24          | 25         | 26      | 27     |                                                |        |
|         |               |                  | LVPECL                                                                                               | 0           | 0         | 0           | 0          | 0       | 1      |                                                |        |
| 27      | OUTBUFSEL2Y   | Output 2         | LVDS                                                                                                 | 0           | 1         | 0           | 1          | 1       | 1      |                                                | EEPROM |
| 21      | OUTBUFSELZT   | Output 2         | LVCMOS See Settings Above* 0 0                                                                       |             |           |             |            |         | EEFROW |                                                |        |
|         |               |                  | Output Disabled         0         1         0         1         1         0                          |             |           |             |            |         |        |                                                |        |
|         |               |                  | * Use Description for Bi                                                                             | ts 22,23,2  | 24 and 2  | 5 for setti | ing the l  | VCM     | os o   | utputs                                         |        |

<sup>(1)</sup> Set the R2.21 '0' for LVDS and LVCMOS outputs



## Device Registers: Register 3 Address 0x03

## Table 9. CDCE62005 Register 3 Bit Definitions

| RAM BIT | BIT NAME      | RELATED<br>BLOCK     |                                                                                                   |                                | C         | ESCRI     | PTION/   | FUNCT    | ION      |                                                         |        |
|---------|---------------|----------------------|---------------------------------------------------------------------------------------------------|--------------------------------|-----------|-----------|----------|----------|----------|---------------------------------------------------------|--------|
| 0       | REFDIV2       | Reference<br>Divider | Reference Divider Bit "2"                                                                         |                                |           |           |          |          |          |                                                         | EEPROM |
| 1       | RESERVED      |                      | Must be set to "0"                                                                                |                                |           |           |          |          |          |                                                         | EEPROM |
| 2       | RESERVED      |                      | Must be set to "0"                                                                                |                                |           |           |          |          |          |                                                         | EEPROM |
| 3       | RESERVED      |                      | Must be set to "0"                                                                                |                                |           |           |          |          |          |                                                         | EEPROM |
| 4       | OUTMUX3SELX   | Output 3             | OUTPUT MUX "3" Select. S                                                                          |                                | -         |           |          |          |          |                                                         | EEPROM |
| 5       | OUTMUX3SELY   | Output 3             | (X,Y) = 00: PRI_REF, 01:SI                                                                        | EC_REF,                        | 10:SM     | ART_M     | UX, 11:  | VCO_C    | ORE      |                                                         | EEPROM |
| 6       | PH3ADJC0      | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 7       | PH3ADJC1      | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 8       | PH3ADJC2      | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 9       | PH3ADJC3      | Output 3             | Coarse phase adjust select                                                                        | for outpu                      | ut divide | r "3"     |          |          |          |                                                         | EEPROM |
| 10      | PH3ADJC4      | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 11      | PH3ADJC5      | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 12      | PH3ADJC6      | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 13      | OUT3DIVRSEL0  | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 14      | OUT3DIVRSEL1  | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 15      | OUT3DIVRSEL2  | Output 3             |                                                                                                   | UTPUT DIVIDER "3" Ratio Select |           |           |          |          |          |                                                         |        |
| 16      | OUT3DIVRSEL3  | Output 3             | OUTPUT DIVIDER "3" Ratio                                                                          |                                |           |           |          |          |          |                                                         |        |
| 17      | OUT3DIVRSEL4  | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 18      | OUT3DIVRSEL5  | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 19      | OUT3DIVRSEL6  | Output 3             |                                                                                                   |                                |           |           |          |          |          |                                                         | EEPROM |
| 20      | OUT3DIVSEL    | Output 3             | When set to "0", the divider<br>When set to "1", the divider                                      |                                |           |           |          |          |          |                                                         | EEPROM |
| 21      | HISWINGLVPEC3 | Output 3             | High Swing LVPECL When  — If LVCMOS or LVDS is se  — If LVPECL buffer is select it is set to "0". | elected th                     | e Outpu   | ut swing  | will sta | y at the | same lev | el. <sup>(1)</sup> t is set to "1" and Normal LVPECL if | EEPROM |
| 22      | CMOSMODE3PX   | Output 3             | LVCMOS mode select for C                                                                          | OUTPUT                         | "3" Pos   | itive Pin |          |          |          |                                                         | EEPROM |
| 23      | CMOSMODE3PY   | Output 3             | (X,Y)=00:Active, 10:Invertin                                                                      | ıg, 11:Lov                     | w, 01:3-  | State     |          |          |          |                                                         | EEPROM |
| 24      | CMOSMODE3NX   | Output 3             | LVCMOS mode select for C                                                                          | OUTPUT                         | "3" Neg   | ative Pi  | n.       |          |          |                                                         | EEPROM |
| 25      | CMOSMODE3NY   | Output 3             | (X,Y)=00:Active, 10:Inverting, 11:Low, 01:3-State                                                 |                                |           |           |          |          |          | EEPROM                                                  |        |
| 26      | OUTBUFSEL3X   | Output 3             | OUTPUT TYPE                                                                                       | OUTPUT TYPE RAM BITS           |           |           |          |          |          |                                                         | EEPROM |
|         |               |                      |                                                                                                   | 22                             | 23        | 24        | 25       | 26       | 27       |                                                         |        |
|         |               |                      | LVPECL                                                                                            | 0                              | 0         | 0         | 0        | 0        | 1        |                                                         |        |
| 27      | OUTBUFSEL3Y   | Outrost 2            | LVDS                                                                                              | 0                              | 1         | 0         | 1        | 1        | 1        |                                                         | EEPROM |
| 21      | OUTBUFSEL3Y   | Output 3             | LVCMOS                                                                                            | Se                             | ee Settir | ngs Abo   | ve*      | 0        | 0        |                                                         | EEPROW |
|         |               |                      | Output Disabled                                                                                   | 0                              | 1         | 0         | 1        | 1        | 0        |                                                         |        |
|         |               |                      | * Use Description for Bits 22,23,24 and 25 for setting the LVCMOS Outputs                         |                                |           |           |          |          |          |                                                         |        |

<sup>(1)</sup> Set the R3.21 '0' for LVDS and LVCMOS outputs



# Device Registers: Register 4 Address 0x04

## Table 10. CDCE62005 Register 4 Bit Definitions

| RAM BIT | BIT NAME      | RELATED<br>BLOCK |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           | ESCRI     | PTION     | FUNCT     | ION     |                                                           |        |  |
|---------|---------------|------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|---------|-----------------------------------------------------------|--------|--|
| 0       | RESERVED      | _                | This bit must be set to a "1"                                                                 |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 1       | SYNC_MODE1    | Outputs          | signal is synchronized with t<br>1: outputs have deterministic                                | (default): Outputs have deterministic delay relative to low-to-high pulse of SYNC pin when the EEPROM SYNC gnal is synchronized with the reference input and added 6µs delay.  outputs have deterministic delay relative to low-to-high pulse of SYNC pin when the SYNC signal is inchronized with the reference input |           |           |           |           |         |                                                           |        |  |
| 2       | RESERVED      |                  | Must be set to "0"                                                                            |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 3       | RESERVED      |                  | Must be set to "0"                                                                            |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 4       | OUTMUX4SELX   | Output 4         | OUTPUT MUX "4" Select. S                                                                      |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 5       | OUTMUX4SELY   | Output 4         | (X,Y) = 00: PRI_REF, 01:SE                                                                    | C_REF                                                                                                                                                                                                                                                                                                                  | , 10:SM   | ART_M     | JX, 11    | VCO_C     | ORE     |                                                           | EEPROM |  |
| 6       | PH4ADJC0      | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 7       | PH4ADJC1      | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 8       | PH4ADJC2      | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 9       | PH4ADJC3      | Output 4         | Coarse phase adjust select                                                                    | for outpu                                                                                                                                                                                                                                                                                                              | ut divide | er "4"    |           |           |         |                                                           | EEPROM |  |
| 10      | PH4ADJC4      | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 11      | PH4ADJC5      | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 12      | PH4ADJC6      | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 13      | OUT4DIVRSEL0  | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 14      | OUT4DIVRSEL1  | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 15      | OUT4DIVRSEL2  | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           |        |  |
| 16      | OUT4DIVRSEL3  | Output 4         | OUTPUT DIVIDER "4" Ratio                                                                      | Select                                                                                                                                                                                                                                                                                                                 |           |           |           |           |         |                                                           | EEPROM |  |
| 17      | OUT4DIVRSEL4  | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 18      | OUT4DIVRSEL5  | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 19      | OUT4DIVRSEL6  | Output 4         |                                                                                               |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           |        |  |
| 20      | OUT4DIVSEL    | Output 4         | When set to "0", the divider When set to "1", the divider                                     |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         |                                                           | EEPROM |  |
| 21      | HiSWINGLVPEC4 | Output 4         | High Swing LVPECL When  If LVCMOS or LVDS is se  If LVPECL buffer is select it is set to "0". | lected th                                                                                                                                                                                                                                                                                                              | e Outp    | ut swing  | will sta  | ay at the | same le | vel. <sup>(1)</sup> It is set to "1" and Normal LVPECL if | EEPROM |  |
| 22      | CMOSMODE4PX   | Output 4         | LVCMOS mode select for O                                                                      | UTPUT                                                                                                                                                                                                                                                                                                                  | "4" Pos   | itive Pin |           |           |         |                                                           | EEPROM |  |
| 23      | CMOSMODE4PY   | Output 4         | (X,Y)=00:Active, 10:Inverting                                                                 | g, 11:Lo\                                                                                                                                                                                                                                                                                                              | w, 01:3-  | State     |           |           |         |                                                           | EEPROM |  |
| 24      | CMOSMODE4NX   | Output 4         | LVCMOS mode select for O                                                                      | UTPUT                                                                                                                                                                                                                                                                                                                  | "3" Neg   | ative Pi  | ٦.        |           |         |                                                           | EEPROM |  |
| 25      | CMOSMODE4NY   | Output 4         | (X,Y)=00:Active, 10:Inverting, 11:Low, 01:3-State                                             |                                                                                                                                                                                                                                                                                                                        |           |           |           |           |         | EEPROM                                                    |        |  |
| 26      | OUTBUFSEL4X   | Output 4         | OUTPUT TYPE                                                                                   |                                                                                                                                                                                                                                                                                                                        |           | RAN       | BITS      |           |         |                                                           | EEPROM |  |
|         |               |                  |                                                                                               | 22                                                                                                                                                                                                                                                                                                                     | 23        | 24        | 25        | 26        | 27      |                                                           |        |  |
|         |               |                  | LVPECL                                                                                        | 0                                                                                                                                                                                                                                                                                                                      | 0         | 0         | 0         | 0         | 1       |                                                           |        |  |
| 27      | OUTDUECEL 4V  | Outros 4         | LVDS                                                                                          | 0                                                                                                                                                                                                                                                                                                                      | 1         | 0         | 1         | 1         | 1       |                                                           | FEDDOM |  |
| 27      | OUTBUFSEL4Y   | Output 4         | LVCMOS                                                                                        | Se                                                                                                                                                                                                                                                                                                                     | e Settii  | ngs Abo   | ve*       | 0         | 0       |                                                           | EEPROM |  |
|         |               |                  | Output Disabled                                                                               | 0                                                                                                                                                                                                                                                                                                                      | 1         | 0         | 1         | 1         | 0       |                                                           |        |  |
|         |               |                  | * Use Description for Bit                                                                     | s 22,23,                                                                                                                                                                                                                                                                                                               | 24 and    | 25 for se | etting ti | ne LVCI   | MOS Out | outs                                                      |        |  |

<sup>(1)</sup> Set the R4.21 '0' for LVDS and LVCMOS outputs



## Device Registers: Register 5 Address 0x05

### Table 11. CDCE62005 Register 5 Bit Definitions

| RAM<br>BIT | BIT NAME              | RELATED BLOCK | DESCRIPTION/FUNCTION                                                                                                                                                                                                                                    |        |
|------------|-----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 0          | INBUFSELX             | INBUFSELX     | Input Buffer Select (LVPECL,LVDS or LVCMOS)                                                                                                                                                                                                             | EEPROM |
| 1          | INBUFSELY             | INBUFSELY     | Reg5[1:0]=00=LVCMOS Reg5[1:0]=01=reserved Reg5[1:0]=10=LVPECL Reg5[1:0]=11=LVDS                                                                                                                                                                         | EEPROM |
| 2          | PRISEL                |               | When EECLKSEL = 1;                                                                                                                                                                                                                                      | EEPROM |
| 3          | SECSEL                | Smart MUX     | Bit (2,3,4) 100 – PRISEL, 010 – SECSEL, 001 – AUXSEL<br>110 – Auto Select ( PRI then SEC)                                                                                                                                                               | EEPROM |
| 4          | AUXSEL <sup>(1)</sup> | - Smart WOX   | 111 – Auto Select ( PRI then SEC)  111 – Auto Select ( PRI then SEC and then AUX)  When EECLKSEL = 0, REF_SEL pin determines the Reference Input to the Smart Mux circuitry.                                                                            | EEPROM |
| 5          | EECLKSEL              | Smart MUX     | If EEPROM Clock Select Input is set to "1" The Clock selections follows internal EEPROM settings and ignores REF_SEL Pin status, when Set to "0" REF_SEL is used to control the Mux, Auto Select Function is not available and AUXSEL is not available. | EEPROM |
| 6          | ACDCSEL               | Input Buffers | If Set to "1" DC Termination, If set to "0" AC Termination                                                                                                                                                                                              | EEPROM |
| 7          | HYSTEN                | Input Buffers | If Set to "1" Input Buffers Hysteresis Enabled. It is not recommended that Hysteresis be disabled.                                                                                                                                                      | EEPROM |
| 8          | PRI_TERMSEL           | Input Buffers | If Set to "0" Primary Input Buffer Internal Termination Enabled If set to "1" Primary Internal Termination circuitry Disabled                                                                                                                           | EEPROM |
| 9          | PRIINVBB              | Input Buffers | If Set to "0" Primary Input Negative Pin Biased with Internal VBB Voltage.                                                                                                                                                                              | EEPROM |
| 10         | SECINVBB              | Input Buffers | If Set to "0" Secondary Input Negative Pin Biased with Internal VBB Voltage                                                                                                                                                                             | EEPROM |
| 11         | FAILSAFE              | Input Buffers | If Set to "1" Fail Safe is Enabled for all Input Buffers configured as LVDS, DC Coupling only.                                                                                                                                                          | EEPROM |
| 12         | RESERVED              |               | Must be set to "0"                                                                                                                                                                                                                                      | EEPROM |
| 13         | RESERVED              |               | Must be set to "0"                                                                                                                                                                                                                                      | EEPROM |
| 14         | SELINDIV0             | VCO Core      |                                                                                                                                                                                                                                                         | EEPROM |
| 15         | SELINDIV1             | VCO Core      |                                                                                                                                                                                                                                                         | EEPROM |
| 16         | SELINDIV2             | VCO Core      |                                                                                                                                                                                                                                                         | EEPROM |
| 17         | SELINDIV3             | VCO Core      | INPUT DIVIDER Settings                                                                                                                                                                                                                                  | EEPROM |
| 18         | SELINDIV4             | VCO Core      | INPOT DIVIDER Settings                                                                                                                                                                                                                                  | EEPROM |
| 19         | SELINDIV5             | VCO Core      |                                                                                                                                                                                                                                                         | EEPROM |
| 20         | SELINDIV6             | VCO Core      |                                                                                                                                                                                                                                                         | EEPROM |
| 21         | SELINDIV7             | VCO Core      |                                                                                                                                                                                                                                                         | EEPROM |
| 22         | LOCKW(0)              | PLL Lock      | See Table 45                                                                                                                                                                                                                                            | EEPROM |
| 23         | LOCKW(1)              |               |                                                                                                                                                                                                                                                         | EEPROM |
| 24         | LOCKW(2)              |               |                                                                                                                                                                                                                                                         | EEPROM |
| 25         | LOCKW(3)              |               |                                                                                                                                                                                                                                                         | EEPROM |
| 26         | LOCKDET               | PLL Lock      | Number of coherent lock events. If set to "0" it triggers after the first lock detection if set to "1" it triggers lock after 64 PFD cycles of lock detections.                                                                                         | EEPROM |
| 27         | ADLOCK                | PLL Lock      | Selects Digital PLL_LOCK "0" ,Selects Analog PLL_LOCK "1"                                                                                                                                                                                               | EEPROM |

<sup>(1)</sup> If the AUXSEL bit is set to "1", a crystal must be connected to the AUXIN input properly (see the Crystal Input Interface section).



# Device Registers: Register 6 Address 0x06

## Table 12. CDCE62005 Register 6 Bit Definitions

| RAM BIT | BIT NAME     | RELATED BLOCK   | DESCRIPTION/FUNCTION                                                                                                                                                                                                                                                       |        |
|---------|--------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 0       | SELVCO       | VCO Core        | VCO Select, 0:VCO1(low range), 1:VCO2(high range)                                                                                                                                                                                                                          | EEPROM |
| 1       | SELPRESCA    | VCO Core        | DDFCCALED Catting                                                                                                                                                                                                                                                          | EEPROM |
| 2       | SELPRESCB    | VCO Core        | PRESCALER Setting.                                                                                                                                                                                                                                                         | EEPROM |
| 3       | SELFBDIV0    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 4       | SELFBDIV1    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 5       | SELFBDIV2    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 6       | SELFBDIV3    | VCO Core        | FEEDBACK DIVIDER Setting                                                                                                                                                                                                                                                   | EEPROM |
| 7       | SELFBDIV4    | VCO Core        | FEEDBACK DIVIDER Setting                                                                                                                                                                                                                                                   | EEPROM |
| 8       | SELFBDIV5    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 9       | SELFBDIV6    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 10      | SELFBDIV7    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 11      | RESERVED     |                 | Must be set to "0"                                                                                                                                                                                                                                                         | EEPROM |
| 12      | SEC_TERMSEL  | Input Buffers   | If Set to "0" Secondary Input Buffer Internal Termination Enabled If set to "1" Secondary Internal Termination circuitry Disabled                                                                                                                                          | EEPROM |
| 13      | SELBPDIV0    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 14      | SELBPDIV1    | VCO Core        | BYPASS DIVIDER Setting ( 6 settings + Disable + Enable)                                                                                                                                                                                                                    | EEPROM |
| 15      | SELBPDIV2    | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 16      | ICPSEL0      | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 17      | ICPSEL1      | VCO Core        | OLIADOE DUMD Comment Orleat (see Table 00)                                                                                                                                                                                                                                 | EEPROM |
| 18      | ICPSEL2      | VCO Core        | CHARGE PUMP Current Select (see Table 38)                                                                                                                                                                                                                                  | EEPROM |
| 19      | ICPSEL3      | VCO Core        |                                                                                                                                                                                                                                                                            | EEPROM |
| 20      | SYNC_MODE2   | VCO Core        | When set to "0", outputs are synchronized to the reference input on the low-to-high pulse on \$\overline{\text{SYNC}}\$ pin or bit. When set to "1", outputs are synchronized to the \$\overline{\text{SYNC}}\$ low-to-high pulse                                          | EEPROM |
| 21      | CPPULSEWIDTH | VCO Core        | If set to 1=wide pulse, 0=narrow pulse                                                                                                                                                                                                                                     | EEPROM |
| 22      | ENCAL        | VCO Core        | Enable VCO Calibration Command. To execute this command a rising edge must be generated (i.e. Write a LOW followed by a high to this bit location). This will initiate a VCO calibration sequence only if Calibration Mode = Manual Mode (i.e. Register 6 bit 27 is HIGH). | EEPROM |
| 23      | RESERVED     |                 | Must be set to "0"                                                                                                                                                                                                                                                         | EEPROM |
| 24      | AUXOUTEN     | Output AUX      | Enable Auxiliary Output when set to "1".                                                                                                                                                                                                                                   | EEPROM |
| 25      | AUXFEEDSEL   | Output AUX      | Select the Output that will driving the AUX Output; Low for Selecting Output Divider "2" and High for Selecting Output Divider "3"                                                                                                                                         | EEPROM |
| 26      | EXLFSEL      | VCO Core        | When Set to "1" External Loop filter is used. When Set to "0" Internal Loop Filter is used.                                                                                                                                                                                | EEPROM |
| 27      | ENCAL_MODE   | PLL Calibration | Calibration Mode = Manual Mode. In this mode, a calibration will be initiated if a rising edge is asserted on ENCAL (Register 6 Bit 22).     Calibration Mode = Startup Mode.                                                                                              | EEPROM |



# Device Registers: Register 7 Address 0x07

## Table 13. CDCE62005 Register 7 Bit Definitions

| RAM BIT | BIT NAME  | RELATED BLOCK | DESCRIPTION/FUNCTION                                                                                                                                                                                                       |        |
|---------|-----------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 0       | LFRCSEL0  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 1       | LFRCSEL1  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 2       | LFRCSEL2  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 3       | LFRCSEL3  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 4       | LFRCSEL4  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 5       | LFRCSEL5  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 6       | LFRCSEL6  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 7       | LFRCSEL7  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 8       | LFRCSEL8  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 9       | LFRCSEL9  | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 10      | LFRCSEL10 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 11      | LFRCSEL11 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 12      | LFRCSEL12 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 13      | LFRCSEL13 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 14      | LFRCSEL14 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 15      | LFRCSEL15 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 16      | LFRCSEL16 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 17      | LFRCSEL17 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 18      | LFRCSEL18 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 19      | LFRCSEL19 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 20      | LFRCSEL20 | VCO Core      | Loop Filter Control Setting                                                                                                                                                                                                | EEPROM |
| 21      | RESERVED  |               | Must be set to "0"                                                                                                                                                                                                         | EEPROM |
| 22      | RESERVED  |               | Must be set to "1"                                                                                                                                                                                                         | EEPROM |
| 23      | SEL_DEL2  | Smart Mux     | If set to "0" it enables short delay for fast operation If Set to "1" Long Delay recommended for Input References below 150MHz.                                                                                            | EEPROM |
| 24      | RESERVED  |               | Must be set to "1"                                                                                                                                                                                                         | EEPROM |
| 25      | SEL_DEL1  | Smart Mux     | If set to "0" it enables short delay for fast operation If Set to "1" Long Delay recommended for Input References below 150MHz.                                                                                            | EEPROM |
| 26      | EPLOCK    | Status        | Read Only  If EPLOCK reads "0" EEPROM is unlocked. If EPLOCK reads "1", then the EEPROM is locked (see  Table 4 for how to lock the EEPROM – this can only be executed once after which the EEPROM is locked permanently). | EEPROM |
| 27      | RESERVED  | Status        | Read Only; Always reads "1"                                                                                                                                                                                                | EEPROM |



# Device Registers: Register 8 Address 0x08

## Table 14. CDCE62005 Register 8 Bit Definitions

| RAM BIT | BIT NAME    | RELATED BLOCK | DESCRIPTION/FUNCTION                                                                |     |  |
|---------|-------------|---------------|-------------------------------------------------------------------------------------|-----|--|
| 0       | CALWORD0    | Status        |                                                                                     | RAM |  |
| 1       | CALWORD1    | Status        |                                                                                     | RAM |  |
| 2       | CALWORD2    | Status        | (NOC Calibratics Word) read heat from davies (Dood only)                            | RAM |  |
| 3       | CALWORD3    | Status        | "VCO Calibration Word" read back from device (Read only)                            | RAM |  |
| 4       | CALWORD4    | Status        |                                                                                     | RAM |  |
| 5       | CALWORD5    | Status        |                                                                                     | RAM |  |
| 6       | PLLLOCKPIN  | Status        | Read Only: Status of the PLL Lock Pin Driven by the device.                         |     |  |
| 7       | SLEEP       | Control       | Set Device Sleep mode On when set to "0", Normal Mode when set to "1"               |     |  |
| 8       | SYNC        | Control       | If set to "0" this bit forces "/SYNC; Set to "1" to exit the Synchronization State. |     |  |
| 9       | RESERVED    |               | Must be set to "0"                                                                  | RAM |  |
| 10      | VERSION0    |               | Read only                                                                           | RAM |  |
| 11      | VERSION1    |               | Read only                                                                           | RAM |  |
| 12      | VERSION2    |               | Read only                                                                           | RAM |  |
| 13      | RESERVED    |               | Must be set to "0"                                                                  | RAM |  |
| 14      | CALWORD_IN0 | Diagnostics   |                                                                                     | RAM |  |
| 15      | CALWORD_IN1 | Diagnostics   | Ti Tool Desirtor For Ti Hos Only (Marsh a satus 101)                                | RAM |  |
| 16      | CALWORD_IN2 | Diagnostics   |                                                                                     | RAM |  |
| 17      | CALWORD_IN3 | Diagnostics   | TI Test Registers. For TI Use Only (Must be set to "0")                             |     |  |
| 18      | CALWORD_IN4 | Diagnostics   |                                                                                     |     |  |
| 19      | CALWORD_IN5 | Diagnostics   |                                                                                     |     |  |
| 20      | RESERVED    |               | Must be set to "0"                                                                  | RAM |  |
| 21      | TITSTCFG0   | Diagnostics   |                                                                                     | RAM |  |
| 22      | TITSTCFG1   | Diagnostics   | Ti Tool Posicione For Ti the Only (Most be not to 100)                              | RAM |  |
| 23      | TITSTCFG2   | Diagnostics   | TI Test Registers. For TI Use Only (Must be set to "0")                             |     |  |
| 24      | TITSTCFG3   | Diagnostics   |                                                                                     | RAM |  |
| 25      | PRIACTIVITY | Status        | Synthesizer Source Indicator (27:25) (Read only)                                    | RAM |  |
| 26      | SECACTIVITY | Status        | 0 0 1 Primary Input  0 1 0 Secondary Input  1 0 0 Auxiliary Input                   |     |  |
| 27      | AUXACTIVITY | Status        |                                                                                     |     |  |



### **Device Control**

Figure 23 provides a conceptual explanation of the CDCE62005 Device operation. Table 15 defines how the device behaves in each of the operational states.



Figure 23. CDCE62005 Device State Control Diagram

Table 15. CDCE62005 Device State Definitions

|                     |                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                              | Status   |          |                           |                    |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------|--------------------|
| State               | Device Behavior                                                                                                                                                                                                                                               | Entered Via                                                                                                                                                                                                                                                                                                                                                                                                               | Exited Via                                                                                                                                                                                                                                                   | SPI Port | PLL      | Output<br>Divider         | Output<br>Buffer   |
| Power-On<br>Reset   | After device power supply reaches approximately 2.35 V, the contents of EEPROM are copied into the Device Registers within 100ns, thereby initializing the device hardware.                                                                                   | Power applied to the device or upon exit from Power Down State via the Power_Down pin set HIGH.                                                                                                                                                                                                                                                                                                                           | Power On Reset and EEPROM loading delays are finished OR the Power_Down pin is set LOW.                                                                                                                                                                      | OFF      | Disabled | Disabled                  | OFF                |
| Calibration<br>Hold | The device waits until either ENCAL_MODE (Device Register 6 bit 27) is low (Start up calibration enabled) or both ENCAL_MODE is high (Manual Calibration Enabled) AND ENCAL (Device Register 6 bit 22) transitions from a low to a high signaling the device. | Delay process in the Power-On Reset<br>State is finished or Sleep Mode (Sleep<br>bit is in Register 8 bit 7) is turned OFF<br>while in the Sleep State. Power Down<br>must be OFF to enter the Calibration<br>Hold State.                                                                                                                                                                                                 | The device waits until either ENCAL_MODE (Device Register 6 bit 27) is low (Start up calibration enabled) or both ENCAL_MODE is high (Manual Calibration Enabled) AND ENCAL (Device Register 6 bit 22) transitions from a low to a high signaling the device | ON       | Enabled  | Disabled                  | OFF                |
| VCO CAL             | The voltage controlled oscillator is calibrated based on the PLL settings and the incoming reference clock. After the VCO has been calibrated, the device enters Active Mode automatically.                                                                   | Calibration Hold: CAL Enabled becomes true when either ENCAL_MODE (Device Register 6 bit 27) is low or both ENCAL_MODE is high AND ENCAL (Device Register 6 bit 22) transitions from a low to a high. Active Mode: A Manual Recalibration is requested. This is initiated by setting ENCAL_MODE to HIGH (Manual Calibration Enabled) AND initiating a calibration sequence by applying a LOW to HIGH transition on ENCAL. | Calibration Process in completed                                                                                                                                                                                                                             | ON       | Enabled  | Disabled                  | OFF                |
| Active Mode         | Normal Operation                                                                                                                                                                                                                                              | CAL Done (VCO calibration process finished) or Sync = OFF (from Sync State).                                                                                                                                                                                                                                                                                                                                              | Sync, Power Down, Sleep, or Manual Recalibration activated.                                                                                                                                                                                                  | ON       | Enabled  | Disabled<br>or<br>Enabled | HI-Z or<br>Enabled |



#### Table 15. CDCE62005 Device State Definitions (continued)

|               |                                                                                                                                                                                                  |                                                                          |                                                                               | Status   |          |                   |                  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|----------|-------------------|------------------|
| State         | Device Behavior                                                                                                                                                                                  | Entered Via                                                              | Exited Via                                                                    | SPI Port | PLL      | Output<br>Divider | Output<br>Buffer |
| Power<br>Down | Used to shut down all hardware and Resets the device after exiting the Power Down State. Therefore, the EEPROM contents will eventually be copied into RAM after the Power Down State is exited. | Power_Down pin is pulled LOW.                                            | Power_Down pin is pulled HIGH.                                                | OFF      | Disabled | Disabled          | HI-Z             |
| Sleep         | Identical to the Power Down State except the EEPROM contents are not copied into RAM.                                                                                                            | Sleep bit in device register 8 bit 7 is set LOW.                         | Sleep bit in device register 8 bit 7 is set HIGH.                             | ON       | Disabled | Disabled          | HI-Z             |
| Sync          | Sync synchronizes all output dividers so that they begin counting at the same time. Note: this operation is performed automatically each time a divider register is accessed.                    | Sync Bit in device register 8 bit 8 is set LOW or Sync pin is pulled LOW | Sync Bit in device register 8 bit 8 is set<br>HIGH or Sync pin is pulled HIGH | ON       | Enabled  | Disabled          | HI-Z             |

### **External Control Pins**

### **REF SEL**

REF\_SEL provides a way to switch between the primary and secondary reference inputs (PRI\_REF and SEC\_REF) via an external signal. It works in conjunction with the smart multiplexer discussed in the Input Block section.

### Power\_Down

The Power\_Down pin places the CDCE62005 into the power down state. Additionally, the CDCE62005 loads the contents of the EEPROM into RAM after the Power\_Down pin is de-asserted; therefore, it is used to initialize the device after power is applied. SPI\_LE signal has to be HIGH in order for EEPROM to load correctly during the rising edge of Power\_Down.

### **SYNC**

The SYNC pin (Active LOW) has a complementary register location located in Device Register 8 bit 8. When enabled, Sync synchronizes all output dividers so that they begin counting simultaneously. Further, SYNC disables all outputs when in the active state. NOTE: The output synchronization does not work for reference input frequencies less than 1 MHz.



### INPUT BLOCK

The Input Block includes two Universal Input Buffers, an Auxiliary Input, and a Smart Multiplexer. The Input Block drives three different clock signals onto the Internal Clock Distribution Bus: buffered versions of both the primary and secondary inputs (PRI\_REF and SEC\_REF) and the output of the Smart Multiplexer.



Figure 24. CDCE62005 Input Block With References to Registers



### **Universal Input Buffers (UIB)**

Figure 25 shows the key elements of a universal input buffer. A UIB supports multiple formats along with different termination and coupling schemes. The CDCE62005 implements the UIB by including on board switched termination, a programmable bias voltage generator, and an output multiplexer. The CDCE62005 provides a high degree of configurability on the UIB to facilitate most existing clock input formats.



Figure 25. CDCE62005 Universal Input Buffer

Switch PP and PN will be closed only if 5.8=0 and 5.0=1 or 5.1=1.

Switch PINV will be closed only if 5.9=0 and switch SINV will be closed only if R5.10=0.

Register 5.0 and 5.6 together pick the Vbb voltage.

Table 16 lists several settings for many possible clock input scenarios. Note that the two universal input buffers share the Vbb generator. Therefore, if both inputs use internal termination, they must use the same configuration mode (LVDS, LVPECL, or LVCMOS). If the application requires different modes (e.g. LVDS and LVPECL) then one of the two inputs must implement external termination.



### Table 16. CDCE62005 Universal Input Buffer Configuration Matrix

|                                     |             |           | SET       | TINGS       |          |         |                    | CC     | ONFIGURATION | ON          |                     |  |
|-------------------------------------|-------------|-----------|-----------|-------------|----------|---------|--------------------|--------|--------------|-------------|---------------------|--|
| Register.Bit →                      | 5.7         | 5.1       | 5.0       | 5.8         | 5.9      | 5.6     |                    |        |              |             |                     |  |
| Bit Name →                          | HYSTEN      | INBUFSELY | INBUFSELX | PRI_TERMSEL | PRIINVBB | ACDCSEL | Hysteresis         | Mode   | Coupling     | Termination | Vbb                 |  |
|                                     | 1           | 0         | 0         | Х           | Х        | Х       | ENABLED            | LVCMOS | DC           | N/A         |                     |  |
|                                     | 1           | 1         | 0         | 0           | 0        | 0       | ENABLED            | LVPECL | AC           | Internal    | 1.9V                |  |
|                                     | 1           | 1         | 0         | 0           | 0        | 1       | ENABLED            | LVPECL | DC           | Internal    | 1.2V <sup>(1)</sup> |  |
|                                     | 1           | 1         | 0         | 1           | Х        | Х       | ENABLED            | LVPECL | _            | External    | -                   |  |
|                                     | 1           | 1         | 1         | 0           | 0        | 0       | ENABLED            | LVDS   | AC           | Internal    | 1.2V                |  |
|                                     | 1           | 1         | 1         | 0           | 0        | 1       | ENABLED            | LVDS   | DC           | Internal    | 1.2V                |  |
|                                     | 1           | 1         | 1         | 1           | Χ        | Х       | ENABLED            | LVDS   | _            | External    | -                   |  |
|                                     | 0           | X         | X         | X           | Χ        | Х       | OFF                | -      | _            | -           | -                   |  |
|                                     | 1           | Х         | Х         | X           | Х        | Х       | ENABLED            | _      | _            | _           | -                   |  |
| SEC_REF CONF                        | IGURATION I | MATRIX    |           |             |          |         |                    |        |              |             |                     |  |
|                                     |             |           | SET       | TINGS       |          |         | CONFIGURATION      |        |              |             |                     |  |
| $\textbf{Register.Bit} \rightarrow$ | 5.7         | 5.1       | 5.0       | 6.12        | 5.10     | 5.6     |                    |        |              |             |                     |  |
| $\textbf{Bit Name} \rightarrow$     | HYSTEN      | INBUFSELY | INBUFSELX | SEC_TERMSEL | SECINVBB | ACDCSEL | Hysteresis         | Mode   | Coupling     | Termination | Vbb                 |  |
|                                     | 1           | 0         | 0         | X           | X        | Х       | ENABLED            | LVCMOS | DC           | N/A         | _                   |  |
|                                     | 1           | 1         | 0         | 0           | 0        | 0       | ENABLED            | LVPECL | AC           | Internal    | 1.9V                |  |
|                                     | 1           | 1         | 0         | 0           | 0        | 1       | ENABLED            | LVPECL | DC           | Internal    | 1.2V <sup>(1)</sup> |  |
|                                     |             |           | 0         | 1           | Х        | Х       | ENABLED            | LVPECL | _            | External    |                     |  |
|                                     | 1           | 1         | O .       |             |          |         |                    |        |              | Into mod    | 1.2V                |  |
|                                     | 1           | 1         | 1         | 0           | 0        | 0       | ENABLED            | LVDS   | AC           | Internal    |                     |  |
|                                     |             |           |           |             | 0        | 0       | ENABLED<br>ENABLED | LVDS   | AC<br>DC     | Internal    | 1.2V                |  |
|                                     | 1           | 1         | 1         | 0           |          |         |                    |        |              |             | 1.2V<br>—           |  |
|                                     | 1           | 1         | 1         | 0           | 0        | 1       | ENABLED            | LVDS   | DC           | Internal    |                     |  |

#### LVDS Fail Safe Mode

Differential receivers can switch on noise in the absence of an input signal. This occurs when the clock driver is turned off or the interconnect is damaged or missing. Traditionally the solution to this problem involves incorporating an external resistor network on the receiver input. This network applies a steady-state bias voltage to the input pins. The additional cost of the external components notwithstanding, the use of such a network lowers input signal magnitude and thus reduces the differential noise margin. The CDCE62005 provides internal failsafe circuitry on all LVDS inputs if enabled as shown in Table 17 for DC termination only.

**Table 17. LVDS Failsafe Settings** 

| Bit Name → Register.Bit → | FAILSAFE<br>5.11 | LVDS Failsafe           |  |  |
|---------------------------|------------------|-------------------------|--|--|
|                           | 0                | Disabled for all inputs |  |  |
|                           | 1                | Enabled for all inputs  |  |  |

### **Smart Multiplexer Controls**

The smart multiplexer implements a configurable switching mechanism suitable for many applications in which fault tolerance is a design consideration. It includes the multiplexer itself along with three dividers. With respect to the multiplexer control, Table 18 provides an overview of the configurations supported by the CDCE62005.

Table 18. CDCE62005 Smart Multiplexer Settings

|          | REGISTER 5 SETTINGS |        |        |                                 |
|----------|---------------------|--------|--------|---------------------------------|
| EECLKSEL | AUXSEL              | SECSEL | PRISEL | SMART MULTIPLEXER MODE          |
| 5.5      | 5.4                 | 5.3    | 5.2    |                                 |
| 1        | 0                   | 0      | 1      | Manual Mode: PRI_REF selected   |
| 1        | 0                   | 1      | 0      | Manual Mode: SEC_REF selected   |
| 1        | 1                   | 0      | 0      | Manual Mode: AUX IN selected    |
| 1        | 0                   | 1      | 1      | Auto Mode: PRI_REF then SEC_REF |



# Table 18. CDCE62005 Smart Multiplexer Settings (continued)

|          | REGISTER 5 | SETTINGS |        | SMART MULTIPLEXER MODE                                     |  |  |  |
|----------|------------|----------|--------|------------------------------------------------------------|--|--|--|
| EECLKSEL | AUXSEL     | SECSEL   | PRISEL |                                                            |  |  |  |
| 5.5      | 5.4        | 5.3      | 5.2    |                                                            |  |  |  |
| 1        | 1          | 1        | 1      | Auto Mode: PRI_REF then SEC_REF then AUX IN <sup>(1)</sup> |  |  |  |
| 0        | 0          | 1        | 1      | REF_SEL pin selects PRI_REF or SEC_REF                     |  |  |  |

<sup>(1)</sup> For this mode of operation, a crystal must be connected to the AUX IN input pin.



### **Smart Multiplexer Auto Mode**

Smart Multiplexer Auto Mode switches automatically between clock inputs based on a prioritization scheme shown in Table 18. If using the Smart Multiplexer Auto Mode, the frequencies of the clock inputs may differ by up to 20%. The phase relationship between clock inputs has no restriction.

Upon the detection of a loss of signal on the highest priority clock, the smart multiplex switches its output to the next highest priority clock on the first incoming rising edge of the next highest priority clock. During this switching operation, the output of the smart multiplexer is low. Upon restoration of the higher priority clock, the smart multiplexer waits until it detects four complete cycles from the higher priority clock prior to switching the output of the smart multiplexer back to the higher priority clock. During this switching operation, the output of the smart multiplexer remains high until the next falling edge as shown in Figure 26.



Figure 26. CDCE62005 Smart Multiplexer Timing Diagram

### **Smart Multiplexer Dividers**



Figure 27. CDCE62005 Smart Multiplexer

The CDCE62005 Smart Multiplexer Block provides the ability to divide the primary and secondary UIB or to disconnect a UIB from the first state of the smart multiplexer altogether.

Table 19. CDCE62005 Pre-Divider Settings

|                           | Primary F       | Pre-Divider     |              |                           | Secondary F     | Secondary Pre-Divider |              |  |  |  |
|---------------------------|-----------------|-----------------|--------------|---------------------------|-----------------|-----------------------|--------------|--|--|--|
| Bit Name → Register.Bit → | DIV2PRIY<br>0.1 | DIV2PRIX<br>0.0 | Divide Ratio | Bit Name → Register.Bit → | DIV2SECY<br>1.1 | DIV2SECX<br>1.0       | Divide Ratio |  |  |  |
|                           | 0               | 0               | Hi-Z         |                           | 0               | 0                     | Hi-Z         |  |  |  |
|                           | 0               | 1               | /2           |                           | 0               | 1                     | /2           |  |  |  |
|                           | 1               | 0               | /1           |                           | 1               | 0                     | /1           |  |  |  |
|                           | 1               | 1               | Reserved     |                           | 1               | 1                     | Reserved     |  |  |  |



The CDCE62005 provides a Reference Divider that divides the clock exiting the first multiplexer stage; thus dividing the primary (PRI\_REF) or the secondary input (SEC\_REF).

Table 20. CDCE62005 Reference Divider Settings

|                           | Reference      | Divider        |                |              |
|---------------------------|----------------|----------------|----------------|--------------|
| Bit Name → Register.Bit → | REFDIV2<br>3.0 | REFDIV1<br>2.1 | REFDIV0<br>2.0 | Divide Ratio |
|                           | 0              | 0              | 0              | /1           |
|                           | 0              | 0              | 1              | /2           |
|                           | 0              | 1              | 0              | /3           |
|                           | 0              | 1              | 1              | /4           |
|                           | 1              | 0              | 0              | /5           |
|                           | 1              | 0              | 1              | /6           |
|                           | 1              | 1              | 0              | /7           |
|                           | 1              | 1              | 1              | /8           |



### **OUTPUT BLOCK**

The output block includes five identical output channels. Each output channel comprises an output multiplexer, a clock divider module, and a universal output buffer as shown in Figure 28.



Figure 28. CDCE62005 Output Channel



### **Output Multiplexer Control**

The Clock Divider Module receives the clock selected by the output multiplexer. The output multiplexer selects from one of four clock sources available on the Internal Clock Distribution. For a description of PRI\_REF, SEC\_REF, and SMART\_MUX, see Figure 24. For a description of SYNTH, see Figure 34.

Table 21. CDCE62005 Output Multiplexer Control Settings

|                    | OUTPUT MULTIPLEXER CONTROL  Register n (n = 0,1,2,3,4) |                       |  |  |  |  |  |
|--------------------|--------------------------------------------------------|-----------------------|--|--|--|--|--|
| OUTMUXnSELX<br>n.4 | OUTMUXnSELY<br>n.5                                     | CLOCK SOURCE SELECTED |  |  |  |  |  |
| 0                  | 0                                                      | PRI_REF               |  |  |  |  |  |
| 0                  | 1                                                      | SEC_REF               |  |  |  |  |  |
| 1                  | 0                                                      | SMART_MUX             |  |  |  |  |  |
| 1                  | 1                                                      | SYNTH                 |  |  |  |  |  |

### **Output Buffer Control**

Each of the five output channels includes a programmable output buffer; supporting LVPECL, LVDS, and LVCMOS modes. Table 22 lists the settings required to configure the CDCE62005 for each output type. Registers 0 through 4 correspond to Output Channels 0 through 4 respectively.

Table 22. CDCE62005 Output Buffer Control Settings

|                     | OUTPUT BUFFER CONTROL                                                   |                           |   |      |                    |        |  |  |  |  |
|---------------------|-------------------------------------------------------------------------|---------------------------|---|------|--------------------|--------|--|--|--|--|
|                     | Register n (n = 0,1,2,3,4)                                              |                           |   |      |                    |        |  |  |  |  |
| CMOSMODEnPX         | CMOSMODEnPX CMOSMODEnPY CMOSMODEnNX CMOSMODEnNY OUTBUFSELnX OUTBUFSELnY |                           |   |      |                    |        |  |  |  |  |
| n.22 n.23 n.24 n.25 |                                                                         |                           |   | n.26 | n.27               |        |  |  |  |  |
| 0                   | 0                                                                       | 0                         | 0 | 0    | 1                  | LVPECL |  |  |  |  |
| 0                   | 1 0                                                                     |                           | 1 | 1    | 1                  | LVDS   |  |  |  |  |
| Se                  | e LVCMOS Output Bu                                                      | ffer Configuration Settir | 0 | 0    | LVCMOS             |        |  |  |  |  |
| 0                   | 1                                                                       | 0                         | 1 | 0    | Disabled to High-Z |        |  |  |  |  |

### **Output Buffer Control – LVCMOS Configurations**

A LVCMOS output configuration requires additional configuration data. In the single ended configuration, each Output Channel provides a pair of outputs. The CDCE62005 supports four modes of operation for single ended outputs as listed in Table 23.

**Table 23. LVCMOS Output Buffer Configuration Settings** 

|             | OUTPL       |              |                |             |             |        |          |                       |  |
|-------------|-------------|--------------|----------------|-------------|-------------|--------|----------|-----------------------|--|
|             |             | Register n ( | n = 0,1,2,3,4) |             |             | Output | Pin      | Outrast Marks         |  |
| CMOSMODEnPX | CMOSMODEnPY | CMOSMODEnNX  | CMOSMODEnNY    | OUTBUFSELnX | OUTBUFSELnY | Type   | Pin      | Output Mode           |  |
| n.22        | n.23        | n.24         | n.25           | n.26        | n.27        |        |          |                       |  |
| X           | X           | 0            | 0              | 0           | 0           | LVCMOS | Negative | Active – Non-inverted |  |
| X           | Χ           | 0            | 1              | 0           | 0           | LVCMOS | Negative | Hi-Z                  |  |
| X           | Х           | 1            | 0              | 0           | 0           | LVCMOS | Negative | Active – Non-inverted |  |
| X           | Х           | 1            | 1              | 0           | 0           | LVCMOS | Negative | Low                   |  |
| 0           | 0           | Х            | Х              | 0           | 0           | LVCMOS | Positive | Active – Non-inverted |  |
| 0           | 1           | Х            | Х              | 0           | 0           | LVCMOS | Positive | Hi-Z                  |  |
| 1           | 0           | Х            | Х              | 0           | 0           | LVCMOS | Positive | Active – Non-inverted |  |
| 1           | 1           | Х            | Х              | 0           | 0           | LVCMOS | Positive | Low                   |  |



### **Output Dividers**

Figure 29 shows that each output channel provides a 7-bit divider and digital phase adjust block. The Table 24 lists the divide ratios supported by the output divider for each output channel. Figure 30 illustrates the output divider architecture in detail. The Prescaler provides an array of low noise dividers with duty cycle correction. The Integer Divider includes a final divide by two stage which is used to correct the duty cycle of the /1–/8 stage. The output divider's maximum input frequency is limited to 1.175GHz. If the divider is bypassed (divide ratio = 1) then the maximum frequency of the output channel is 1.5GHz.



Figure 29. CDCE62005 Output Divider and Phase Adjust



Figure 30. CDCE62005 Output Divider Architecture



## Table 24. CDCE62005 Output Divider Settings

|             | OUTP        | UT DIVIDE   | R n SETT    | NGS Reg     | ister (n =  | 0,1,2,3,4)  |            |                   |                         |                           |                     |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------|-------------------|-------------------------|---------------------------|---------------------|
| Multi       | plexer      | In          | teger Divid | ler         |             | Prescale    | r          |                   |                         |                           |                     |
| OUTnDIVSEL6 | OUTnDIVSEL5 | OUTnDIVSEL4 | OUTnDIVSEL3 | OUTnDIVSEL2 | OUTnDIVSEL1 | OutnDIVSEL0 | OUTnDIVSEL | Setting           | Integer Divider Setting | Output Di                 | vide Ratio          |
| n.19        | n.18        | n.17        | n.16        | n.15        | n.14        | n.13        | n.20       | Prescaler Setting | Integer Di              | Output<br>Channels<br>0-4 | Auxiliary<br>Output |
| Х           | Х           | Х           | Х           | Х           | Х           | X           | 0          |                   |                         | OFF                       | OFF                 |
| 0           | 1           | 0           | 0           | 0           | 0           | 0           | 1          | _                 | -                       | 1                         | OFF                 |
| 1           | 0           | 0           | 0           | 0           | 0           | 0           | 1          | 2                 | -                       | 2*                        | 4                   |
| 1           | 0           | 0           | 0           | 0           | 0           | 1           | 1          | 3                 | -                       | 3*                        | 6                   |
| 1           | 0           | 0           | 0           | 0           | 1           | 0           | 1          | 4                 | _                       | 4                         | 8                   |
| 1           | 0           | 0           | 0           | 0           | 1           | 1           | 1          | 5                 | _                       | 5                         | 10                  |
| 0           | 0           | 0           | 0           | 0           | 0           | 1           | 1          | 3                 | 2                       | 6                         | 6                   |
| 0           | 0           | 0           | 0           | 0           | 1           | 0           | 1          | 4                 | 2                       | 8                         | 8                   |
| 0           | 0           | 0           | 0           | 0           | 1           | 1           | 1          | 5                 | 2                       | 10                        | 10                  |
| 0           | 0           | 0           | 0           | 1           | 0           | 1           | 1          | 3                 | 4                       | 12                        | 12                  |
| 0           | 0           | 0           | 0           | 1           | 1           | 0           | 1          | 4                 | 4                       | 16                        | 16                  |
| 0           | 0           | 0           | 0           | 1           | 1           | 1           | 1          | 5                 | 4                       | 20                        | 20                  |
| 0           | 0           | 0           | 1           | 0           | 0           | 1           | 1          | 3                 | 6                       | 18                        | 18                  |
| 0           | 0           | 0           | 1           | 0           | 1           | 0           | 1          | 4                 | 6                       | 24                        | 24                  |
| 0           | 0           | 0           | 1           | 0           | 1           | 1           | 1          | 5                 | 6                       | 30                        | 30                  |
| 0           | 0           | 0           | 1           | 1           | 1           | 0           | 1          | 4                 | 8                       | 32                        | 32                  |
| 0           | 0           | 0           | 1           | 1           | 1           | 1           | 1          | 5                 | 8                       | 40                        | 40                  |
| 0           | 0           | 1           | 0           | 0           | 1           | 1           | 1          | 5                 | 10                      | 50                        | 50                  |
| 0           | 0           | 1           | 0           | 1           | 0           | 1           | 1          | 3                 | 12                      | 36                        | 36                  |
| 0           | 0           | 1           | 0           | 1           | 1           | 0           | 1          | 4                 | 12                      | 48                        | 48                  |
| 0           | 0           | 1           | 0           | 1           | 1           | 1           | 1          | 5                 | 12                      | 60                        | 60                  |
| 0           | 0           | 1           | 1           | 0           | 0           | 0           | 1          | 2                 | 14                      | 28                        | 28                  |
| 0           | 0           | 1           | 1           | 0           | 0           | 1           | 1          | 3                 | 14                      | 42                        | 42                  |
| 0           | 0           | 1           | 1           | 0           | 1           | 0           | 1          | 4                 | 14                      | 56                        | 56                  |
| 0           | 0           | 1           | 1           | 0           | 1           | 1           | 1          | 5                 | 14                      | 70                        | 70                  |
| 0           | 0           | 1           | 1           | 1           | 1           | 0           | 1          | 4                 | 16                      | 64                        | 64                  |
| 0           | 0           | 1           | 1           | 1           | 1           | 1           | 1          | 5                 | 16                      | 80                        | 80                  |

<sup>\*</sup>Output channel 2 or 3 determine the auxiliary output divide ratio. For example, if the auxiliary output is programmed to drive via output 2 and output 2 divider is programmed to divide by 3, then the divide ratio for the auxiliary output will be 6.

### **Digital Phase Adjust**

Figure 31 provides an overview of the Digital Phase Adjust feature. The output divider includes a coarse phase adjust that shifts the divided clock signal that drives the output buffer. Essentially, the Digital Phase Adjust timer delays when the output divider starts dividing; thereby shifting the phase of the output clock. The phase adjust resolution is a function of the divide function. Coarse phase adjust parameters include:

- Number of Phase Delay Steps the number of phase delay steps available is equal to the divide ratio selected. For example, if a Divide by 4 is selected, then the Digital Phase Adjust can be programmed to select when the output divider changes state based upon selecting one of the four counts on the input. Figure 31 shows an example of divide by 16 in which there are 16 rising edges of Clock IN at which the output divider changes state (this particular example shows the fourth edge shifting the output by one fourth of the period of the output).
- Phase Delay Step Size the step size is determined by the number of phase delay steps according to the following equations:



Figure 31. CDCE62005 Phase Adjust

#### Phase Adjust example

Given:

Output Frequency: 30.72 MHz

Output Divider (phase adjust)

VCO Operating Frequency: 1966.08 MHz

Prescaler Divider Setting: 4 Output Divider Setting: 16

 $Stepsize(deg) = \frac{360}{16} = 22.5^{\circ}/Step$  (6)

The tables that follow provide a list of valid register settings for the digital phase adjust blocks.

Table 25. CDCE62005 Output Coarse Phase Adjust Settings (1)

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | Phase Delay                    |
|--------------|----------|----------|----------|----------|----------|----------|----------|--------------------------------|
|              | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6      | (radian)                       |
| 1            | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
| 2            | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0<br>(2π/2)                    |
| 3            | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/3)                         |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/3)                        |
| 4            | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/4)<br>2(2π/4)              |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 3(2π/4)                        |
| 5            | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/5)                         |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/5)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1<br>0   | 1        | 3(2π/5)<br>4(2π/5)             |
| 6            | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/6)                         |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/6)                        |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 3(2π/6)                        |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 1        | 4(2π/6)<br>5(2π/6)             |
| 8            | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/8)                         |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/8)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 3(2π/8)                        |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 4(2π/8)                        |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 0        | 5(2π/8)<br>6(2π/8)             |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 1        | 7(2π/8)                        |
| 10           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/10)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/10)<br>3(2π/10)           |
|              | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 4(2π/10)                       |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 5(2π/10)                       |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 1        | 6(2π/10)                       |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 0        | 7(2π/10)                       |
|              | 1        | 0        | 0        | 0        | 1        | 0        | 0        | 8(2π/10)<br>9(2π/10)           |
| 12           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/12)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/12)                       |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | $3(2\pi/12)$                   |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 4(2π/12)<br>5(2π/12)           |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 6(2π/12)                       |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1        | 7(2π/12)                       |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0        | 8(2π/12)                       |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 9(2π/12)<br>10(2π/12)          |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $10(2\pi/12)$<br>$11(2\pi/12)$ |
| 16           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/16)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/16)                       |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 3(2π/16)<br>4(2π/16)           |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 5(2π/16)                       |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 6(2π/16)                       |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 7(2π/16)                       |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 8(2π/16)<br>9(2π/16)           |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0        | $9(2\pi/16)$<br>$10(2\pi/16)$  |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 1        | 11(2π/16)                      |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 12(2π/16)                      |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 13(2π/16)                      |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $14(2\pi/16)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1        | $15(2\pi/16)$                  |

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | (naibar)                       |
|--------------|----------|----------|----------|----------|----------|----------|----------|--------------------------------|
|              | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6      | (radian)                       |
| 18           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/18)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/18)                       |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 3(2π/18)                       |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 4(2π/18)                       |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 5(2π/18)<br>6(2π/18)           |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1        | $7(2\pi/18)$                   |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0        | 8(2π/18)                       |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0        | $9(2\pi/18)$                   |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | $10(2\pi/18)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $11(2\pi/18)$                  |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 12(2π/18)                      |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 1        | $13(2\pi/18)$                  |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0        | 14(2π/18)<br>15(2π/18)         |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1        | 16(2π/18)                      |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0        | 17(2π/18)                      |
| 20           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/20)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/20)                       |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 3(2π/20)                       |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 0        | $4(2\pi/20)$                   |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 5(2π/20)<br>6(2π/20)           |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 7(2π/20)                       |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 8(2π/20)                       |
|              | 0        | 0        | 0        | 1        | 1        | 0        | 0        | 9(2π/20)                       |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | $10(2\pi/20)$                  |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1        | 11(2π/20)                      |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0        | $12(2\pi/20)$                  |
|              | 0        | 0        | 1        | 0        | 1        | 0        | 0        | 13(2π/20)<br>14(2π/20)         |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0        | $15(2\pi/20)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 16(2π/20)                      |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $17(2\pi/20)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1        | $18(2\pi/20)$                  |
|              | 0        | 0        | 1        | 1        | 1        | 0        | 0        | $19(2\pi/20)$                  |
| 24           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/24)<br>2(2π/24)            |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1        | $3(2\pi/24)$                   |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 4(2π/24)                       |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 5(2π/24)                       |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | $6(2\pi/24)$                   |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 7(2π/24)                       |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 8(2π/24)                       |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 9(2π/24)<br>10(2π/24)          |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 1        | $10(2\pi/24)$<br>$11(2\pi/24)$ |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0        | $12(2\pi/24)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 13(2π/24)                      |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $14(2\pi/24)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1        | 15(2π/24)                      |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0        | $16(2\pi/24)$                  |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 1        | $17(2\pi/24)$                  |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 1        | 18(2π/24)<br>19(2π/24)         |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0        | $20(2\pi/24)$                  |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1        | $21(2\pi/24)$                  |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0        | $22(2\pi/24)$                  |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 1        | $23(2\pi/24)$                  |

# Table 26. CDCE62005 Output Coarse Phase Adjust Settings (2)

| Divide Ratio | PHnADGC6         | PHnADGC5    | PHnADGC4    | PHnADGC3    | PHnADGC2    | PHnADGC1 | PHnADGC0    | Phase Delay                         |
|--------------|------------------|-------------|-------------|-------------|-------------|----------|-------------|-------------------------------------|
|              | n.12             | n.11        | n.10        | n.9         | n.8         | n.7      | n.6         | (radian)                            |
| 28           | 0                | 0           | 0           | 0           | 0           | 0        | 0           | 0                                   |
|              | 0                | 0           | 0           | 0           | 0           | 0        | 1           | (2π/28)                             |
|              | 0                | 0           | 0           | 1           | 0           | 0        | 0           | 2(2π/28)                            |
|              | 0                | 0           | 0           | 1<br>0      | 0           | 0        | 1           | 3(2π/28)                            |
|              | 0                | 0           | 1           | 0           | 0           | 0        | 1           | 4(2π/28)<br>5(2π/28)                |
|              | Ö                | 0           | 1           | 1           | 0           | 0        | 0           | 6(2π/28)                            |
|              | 0                | 0           | 1           | 1           | 0           | 0        | 1           | 7(2π/28)                            |
|              | 0                | 1           | 0           | 0           | 0           | 0        | 0           | 8(2π/28)                            |
|              | 0                | 1           | 0           | 0           | 0           | 0        | 1           | 9(2π/28)                            |
|              | 0                | 1           | 0           | 1           | 0           | 0        | 0           | $10(2\pi/28)$                       |
|              | 0                | 1           | 0           | 1           | 0           | 0        | 1           | 11(2π/28)                           |
|              | 0                | 1           | 1           | 0           | 0           | 0        | 0           | 12(2π/28)                           |
|              | 1                | 1           | 1<br>0      | 0           | 0           | 0        | 0           | 13(2π/28)                           |
|              | 1                | 0           | 0           | 0           | 0           | 0        | 1           | 14(2π/28)<br>15(2π/28)              |
|              | 1                | 0           | 0           | 1           | 0           | 0        | 0           | 16(2π/28)                           |
|              | 1                | 0           | 0           | 1           | 0           | 0        | 1           | 17(2π/28)                           |
|              | 1                | 0           | 1           | 0           | 0           | 0        | 0           | 18(2π/28)                           |
|              | 1                | 0           | 1           | 0           | 0           | 0        | 1           | 19(2π/28)                           |
|              | 1                | 0           | 1           | 1           | 0           | 0        | 0           | 20(2π/28)                           |
|              | 1                | 0           | 1           | 1           | 0           | 0        | 1           | $21(2\pi/28)$                       |
|              | 1                | 1           | 0           | 0           | 0           | 0        | 0           | $22(2\pi/28)$                       |
|              | 1                | 1           | 0           | 0           | 0           | 0        | 1           | $23(2\pi/28)$                       |
|              | 1                | 1           | 0           | 1           | 0           | 0        | 0           | 24(2π/28)                           |
|              | 1                | 1           | 0           | 1           | 0           | 0        | 1           | $25(2\pi/28)$                       |
|              | 1                | 1           | 1           | 0           | 0           | 0        | 0           | 26(2π/28)<br>27(2π/28)              |
| 30           | 0                | 0           | 0           | 0           | 0           | 0        | 0           | 0                                   |
| 30           | 0                | 0           | 0           | 0           | 0           | 0        | 1           | (2π/30)                             |
|              | 0                | 0           | 0           | 0           | 0           | 1        | 0           | 2(2π/30)                            |
|              | 0                | 0           | 0           | 0           | 0           | 1        | 1           | 3(2π/30)                            |
|              | 0                | 0           | 0           | 0           | 1           | 0        | 0           | 4(2π/30)                            |
|              | 0                | 0           | 0           | 1           | 0           | 0        | 0           | 5(2π/30)                            |
|              | 0                | 0           | 0           | 1           | 0           | 0        | 1           | $6(2\pi/30)$                        |
|              | 0                | 0           | 0           | 1           | 0           | 1        | 0           | 7(2π/30)                            |
|              | 0                | 0           | 0           | 1           | 0           | 1        | 1           | 8(2π/30)                            |
|              | 0                | 0           | 0           | 1           | 1           | 0        | 0           | 9(2π/30)                            |
|              | 0                | 0           | 1           | 0           | 0           | 0        | 0           | 10(2π/30)<br>11(2π/30)              |
|              | 0                | 0           | 1           | 0           | 0           | 1        | 0           | 11(211/30)<br>12(2π/30)             |
|              | 0                | 0           | 1           | 0           | 0           | 1        | 1           | 13(2π/30)                           |
|              | 0                | 0           | 1           | 0           | 1           | 0        | 0           | 14(2π/30)                           |
|              | 0                | 0           | 1           | 1           | 0           | 0        | 0           | 15(2π/30)                           |
|              | 0                | 0           | 1           | 1           | 0           | 0        | 1           | 16(2π/30)                           |
|              | 0                | 0           | 1           | 1           | 0           | 1        | 0           | $17(2\pi/30)$                       |
|              | 0                | 0           | 1           | 1           | 0           | 1        | 1           | 18(2π/30)                           |
|              | 0                | 0           | 1           | 1           | 1           | 0        | 0           | 19(2π/30)                           |
|              | 0                | 1           | 0           | 0           | 0           | 0        | 0           | 20(2π/30)                           |
|              | 0                | 1           | 0           | 0           | 0           | 0        | 1           | $21(2\pi/30)$                       |
|              | ^                |             |             | ()          | 0           | 1        | 0           | $22(2\pi/30)$                       |
|              | 0                | 1           |             |             | 0           |          |             | 22/2-/201                           |
|              | 0                | 1           | 0           | 0           | 0           | 1        | 1           | $23(2\pi/30)$                       |
|              | 0                | 1<br>1      | 0           | 0           | 1           | 0        | 0           | $24(2\pi/30)$                       |
|              | 0 0 0            | 1<br>1<br>1 | 0<br>0<br>0 | 0<br>0<br>1 | 1           | 0        | 0           | 24(2π/30)<br>25(2π/30)              |
|              | 0                | 1<br>1      | 0           | 0           | 1           | 0        | 0           | 24(2π/30)<br>25(2π/30)<br>26(2π/30) |
|              | 0<br>0<br>0<br>0 | 1<br>1<br>1 | 0<br>0<br>0 | 0<br>0<br>1 | 1<br>0<br>0 | 0 0      | 0<br>0<br>1 | 24(2π/30)<br>25(2π/30)              |

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | Phase Delay          |
|--------------|----------|----------|----------|----------|----------|----------|----------|----------------------|
| Di vid       | H.       | 분        | 표        | 문        | 표        | 듄        | 분        | Phas                 |
|              | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6      | (radian)             |
| 32           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0<br>(2π/32)         |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/32)             |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 3(2π/32)             |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 4(2π/32)             |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 5(2π/32)             |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 6(2π/32)<br>7(2π/32) |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 8(2π/32)             |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1        | 9(2π/32)             |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0        | 10(2π/32             |
|              | 0        | 0        | 1        | 0        | 0        | 1<br>0   | 1        | 11(2π/32<br>12(2π/32 |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 13(2π/32             |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | 14(2π/32             |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1        | 15(2π/32             |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 16(2π/32             |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 0        | 17(2π/32<br>18(2π/32 |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 1        | 19(2π/32             |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0        | 20(2π/32             |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1        | $21(2\pi/32$         |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0        | 22(2π/32<br>23(2π/32 |
|              | 0        | 1        | 1        | 0        | 0        | 0        | 0        | 24(2π/32             |
|              | 0        | 1        | 1        | 0        | 0        | 0        | 1        | 25(2π/32             |
|              | 0        | 1        | 1        | 0        | 0        | 1        | 0        | 26(2π/32             |
|              | 0        | 1        | 1        | 0        | 0        | 1        | 1        | $27(2\pi/32)$        |
|              | 0        | 1        | 1        | 1        | 0        | 0        | 0        | 28(2π/32             |
|              | 0        | 1        | 1        | 1        | 0        | 1        | 0        | 29(2π/32<br>30(2π/32 |
|              | 0        | 1        | 1        | 1        | 0        | 1        | 1        | $31(2\pi/32)$        |
| 36           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                    |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/36)              |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 2(2π/36)<br>3(2π/36) |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 4(2π/36)             |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 5(2π/36)             |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 6(2π/36)             |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1        | 7(2π/36)             |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 8(2π/36)<br>9(2π/36) |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 10(2π/36             |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $11(2\pi/36)$        |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 12(2π/36             |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 1        | 13(2π/36             |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0        | 14(2π/36<br>15(2π/36 |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1        | 16(2π/36             |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0        | $17(2\pi/36$         |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 18(2π/36             |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 1        | 19(2π/36<br>20(2π/36 |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 0        | 20(2π/36<br>21(2π/36 |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 1        | 22(2π/36             |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 0        | 23(2π/36             |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 0        | 24(2π/36             |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 1        | 25(2π/36<br>26(2π/36 |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 0        | 27(2π/36             |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 1        | 28(2π/36             |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 0        | 29(2π/36             |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 30(2π/36             |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 1        | 31(2π/36<br>32(2π/36 |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 0        | 32(2π/36             |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 1        | 34(2π/36             |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 0        | $35(2\pi/36)$        |

Table 27. CDCE62005 Output Coarse Phase Adjust Settings (3)

| Divide Ratio | HnADGC6 | HnADGC5 | HnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | Phase Delay                 |
|--------------|---------|---------|---------|----------|----------|----------|----------|-----------------------------|
|              | n.12    | n.11    | n.10    | n.9      | n.8      | n.7      | n.6      | (radian)                    |
| 40           | 0       | 0       | 0       | 0        | 0        | 0        | 0        | 0                           |
|              | 0       | 0       | 0       | 0        | 0        | 0        | 1        | (2π/40)                     |
|              | 0       | 0       | 0       | 0        | 0        | 1        | 0        | 2(2π/40)                    |
|              | 0       | 0       | 0       | 0        | 0        | 1<br>0   | 1        | 3(2π/40)<br>4(2π/40)        |
|              | 0       | 0       | 0       | 1        | 0        | 0        | 0        | 5(2π/40)                    |
|              | 0       | 0       | 0       | 1        | 0        | 0        | 1        | $6(2\pi/40)$                |
|              | 0       | 0       | 0       | 1        | 0        | 1        | 0        | 7(2π/40)                    |
|              | 0       | 0       | 0       | 1        | 0        | 0        | 0        | 8(2π/40)<br>9(2π/40)        |
|              | 0       | 0       | 1       | 0        | 0        | 0        | 0        | 10(2π/40)                   |
|              | 0       | 0       | 1       | 0        | 0        | 0        | 1        | $11(2\pi/40)$               |
|              | 0       | 0       | 1       | 0        | 0        | 1        | 0        | 12(2π/40)<br>13(2π/40)      |
|              | 0       | 0       | 1       | 0        | 1        | 0        | 0        | 14(2π/40)                   |
|              | 0       | 0       | 1       | 1        | 0        | 0        | 0        | 15(2π/40)                   |
|              | 0       | 0       | 1       | 1        | 0        | 0        | 1        | $16(2\pi/40)$               |
|              | 0       | 0       | 1       | 1        | 0        | 1        | 0        | 17(2π/40)<br>18(2π/40)      |
|              | 0       | 0       | 1       | 1        | 1        | 0        | 0        | 19(2π/40)                   |
|              | 0       | 1       | 0       | 0        | 0        | 0        | 0        | $20(2\pi/40)$               |
|              | 0       | 1       | 0       | 0        | 0        | 0        | 1        | $21(2\pi/40)$               |
|              | 0       | 1       | 0       | 0        | 0        | 1        | 0        | 22(2π/40)<br>23(2π/40)      |
|              | 0       | 1       | 0       | 0        | 1        | 0        | 0        | 24(2π/40)                   |
|              | 0       | 1       | 0       | 1        | 0        | 0        | 0        | 25(2π/40)                   |
|              | 0       | 1       | 0       | 1        | 0        | 0        | 0        | $26(2\pi/40)$               |
|              | 0       | 1       | 0       | 1        | 0        | 1        | 1        | 27(2π/40)<br>28(2π/40)      |
|              | 0       | 1       | 0       | 1        | 1        | 0        | 0        | 29(2π/40)                   |
|              | 0       | 1       | 1       | 0        | 0        | 0        | 0        | $30(2\pi/40)$               |
|              | 0       | 1       | 1       | 0        | 0        | 0        | 1        | 31(2π/40)<br>32(2π/40)      |
|              | 0       | 1       | 1       | 0        | 0        | 1        | 1        | $32(2\pi/40)$               |
|              | 0       | 1       | 1       | 0        | 1        | 0        | 0        | 34(2π/40)                   |
|              | 0       | 1       | 1       | 1        | 0        | 0        | 0        | 35(2π/40)                   |
|              | 0       | 1       | 1       | 1        | 0        | 0        | 0        | 36(2π/40)<br>37(2π/40)      |
|              | 0       | 1       | 1       | 1        | 0        | 1        | 1        | 38(2π/40)                   |
|              | 0       | 1       | 1       | 1        | 1        | 0        | 0        | $39(2\pi/40)$               |
| 42           | 0       | 0       | 0       | 0        | 0        | 0        | 0        | 0                           |
|              | 0       | 0       | 0       | 0        | 0        | 0        | 0        | (2π/42)<br>2(2π/42)         |
|              | 0       | 0       | 0       | 1        | 0        | 0        | 0        | 3(2π/42)                    |
|              | 0       | 0       | 0       | 1        | 0        | 0        | 1        | 4(2π/42)                    |
|              | 0       | 0       | 0       | 1        | 0        | 0        | 0        | 5(2π/42)<br>6(2π/42)        |
|              | 0       | 0       | 1       | 0        | 0        | 0        | 1        | 7(2π/42)                    |
|              | 0       | 0       | 1       | 0        | 0        | 1        | 0        | 8(2π/42)                    |
|              | 0       | 0       | 1       | 1        | 0        | 0        | 0        | 9(2π/42)                    |
|              | 0       | 0       | 1       | 1        | 0        | 0        | 1<br>0   | 10(2π/42)<br>11(2π/42)      |
|              | 0       | 1       | 0       | 0        | 0        | 0        | 0        | 12(2π/42)                   |
|              | 0       | 1       | 0       | 0        | 0        | 0        | 1        | $13(2\pi/42)$               |
|              | 0       | 1       | 0       | 0        | 0        | 0        | 0        | 14(2π/42)<br>15(2π/42)      |
|              | 0       | 1       | 0       | 1        | 0        | 0        | 1        | 16(2π/42)                   |
|              | 0       | 1       | 0       | 1        | 0        | 1        | 0        | 17(2π/42)                   |
|              | 0       | 1       | 1       | 0        | 0        | 0        | 0        | 18(2π/42)                   |
|              | 0       | 1       | 1       | 0        | 0        | 0        | 1        | 19(2π/42)<br>20(2π/42)      |
|              | 1       | 0       | 0       | 0        | 0        | 0        | 0        | 20(211/42)<br>$21(2\pi/42)$ |
|              | 1       | 0       | 0       | 0        | 0        | 0        | 1        | 22(2π/42)                   |
|              | 1       | 0       | 0       | 0        | 0        | 1        | 0        | $23(2\pi/42)$               |
|              | 1       | 0       | 0       | 1        | 0        | 0        | 0        | 24(2π/42)<br>25(2π/42)      |
|              | 1       | 0       | 0       | 1        | 0        | 1        | 0        | $26(2\pi/42)$               |
|              | 1       | 0       | 1       | 0        | 0        | 0        | 0        | $27(2\pi/42)$               |
|              | 1       | 0       | 1       | 0        | 0        | 0        | 0        | $28(2\pi/42)$               |
|              | 1       | 0       | 1       | 1        | 0        | 1<br>0   | 0        | 29(2π/42)<br>30(2π/42)      |
|              | 1       | 0       | 1       | 1        | 0        | 0        | 1        | 31(2π/42)                   |
|              | 1       | 0       | 1       | 1        | 0        | 1        | 0        | $32(2\pi/42)$               |
|              | 1       | 1       | 0       | 0        | 0        | 0        | 0        | 33(2π/42)<br>34(2π/42)      |
|              | 1       | 1       | 0       | 0        | 0        | 1        | 0        | $35(2\pi/42)$               |
|              | 1       | 1       | 0       | 1        | 0        | 0        | 0        | 36(2π/42)                   |
|              | 1       | 1       | 0       | 1        | 0        | 0        | 1        | 37(2π/42)                   |
|              | 1       | 1       | 0       | 1        | 0        | 0        | 0        | 38(2π/42)<br>39(2π/42)      |
|              | 1       | 1       | 1       | 0        | 0        | 0        | 1        | 39(2π/42)<br>40(2π/42)      |
|              | 1       | 1       | 1       | 0        | 0        | 1        | 0        | 41(2π/42)                   |

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0                    | Phase Delay                    |
|--------------|----------|----------|----------|----------|----------|----------|-----------------------------|--------------------------------|
| ivid         | Ŧ        | Ŧ        | Ŧ        | £        | Ŧ        | £        | Ŧ                           | has                            |
| О            | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6                         | (radian)                       |
| 48           | 0        | 0        | 0        | 0        | 0        | 0        | 0                           | 0                              |
| -10          | 0        | 0        | 0        | 0        | 0        | 0        | 1                           | (2π/48)                        |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0                           | 2(2π/48)                       |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1                           | 3(2π/48)                       |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0                           | 4(2π/48)                       |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1                           | 5(2π/48)                       |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0                           | 6(2π/48)                       |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 1                           | $7(2\pi/48)$                   |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0                           | 8(2π/48)                       |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1                           | 9(2π/48)                       |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0                           | $10(2\pi/48)$                  |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 1                           | $11(2\pi/48)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0                           | $12(2\pi/48)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1                           | $13(2\pi/48)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0                           | $14(2\pi/48)$                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1                           | $15(2\pi/48)$                  |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0                           | $16(2\pi/48)$                  |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 1                           | 17(2π/48)                      |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 0                           | $18(2\pi/48)$                  |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 1                           | $19(2\pi/48)$                  |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0                           | $20(2\pi/48)$                  |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1                           | $21(2\pi/48)$                  |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0                           | 22(2π/48)                      |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 1                           | $23(2\pi/48)$                  |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0                           | 24(2π/48)                      |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 1                           | $25(2\pi/48)$                  |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 0                           | 26(2π/48)                      |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 1                           | 27(2π/48)                      |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 0                           | 28(2π/48)                      |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 1                           | 29(2π/48)                      |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 0                           | 30(2π/48)                      |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 1                           | 31(2π/48)                      |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 1                           | 32(2π/48)                      |
|              | 1.0      |          |          |          | 0        |          |                             | 33(2π/48)                      |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 0                           | $34(2\pi/48)$                  |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 0                           | 35(2π/48)                      |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 1                           | 36(2π/48)<br>37(2π/48)         |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 0                           | $37(2\pi/48)$<br>$38(2\pi/48)$ |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 1                           | 39(2π/48)                      |
|              | 1        | 1        | 0        | 0        | 0        |          |                             | $40(2\pi/48)$                  |
|              | 1        | 1        | 0        | 0        | 0        | 0 0      |                             | 40(2π/48)                      |
|              | 1        | 1        |          |          | 1        | 0        | 41(211/48)<br>$42(2\pi/48)$ |                                |
|              | 1        | 1        | 0        | 0        | 0        | 1        | 1                           | $43(2\pi/48)$                  |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 0                           | 44(2π/48)                      |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 1                           | 45(2π/48)                      |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 0                           | 46(2π/48)                      |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 1                           | $47(2\pi/48)$                  |

# Table 28. CDCE62005 Output Coarse Phase Adjust Settings (4)

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0      | Phase Delay                |
|--------------|----------|----------|----------|----------|----------|----------|---------------|----------------------------|
| j×ic         | Ě        | ž        | ž        | ž        | ž        | 훗        | ž             | has                        |
|              | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6           | (radian)                   |
| 50           | 0        | 0        | 0        | 0        | 0        | 0        | 0             | 0                          |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1             | (2π/50)                    |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0             | 2(2π/50)                   |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1             | $3(2\pi/50)$               |
|              | 0        | 0        | 0        | 0        | 1        | 0        | 0             | $4(2\pi/50)$               |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0             | 5(2π/50)                   |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1             | $6(2\pi/50)$               |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0             | $7(2\pi/50)$               |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 1             | 8(2π/50)                   |
|              | 0        | 0        | 0        | 1        | 1        | 0        | 0             | 9(2π/50)                   |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0             | $10(2\pi/50)$              |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1             | $11(2\pi/50)$              |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0             | 12(2π/50)                  |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 1             | 13(2π/50)                  |
|              | 0        | 0        | 1        | 0        | 1        | 0        | 0             | 14(2π/50)                  |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0             | 15(2π/50)                  |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1             | 16(2π/50)                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0             | 17(2π/50)                  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1             | 18(2π/50)                  |
|              | 0        | 0        | 1        | 1        | 1        | 0        | 0             | 19(2π/50)                  |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0             | $20(2\pi/50)$              |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 0             | $21(2\pi/50)$              |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 1             | $22(2\pi/50)$              |
|              | 0        | 1        | 0        | 0        | 1        | 0        | 0             | 23(2π/50)<br>24(2π/50)     |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0             | 24(21750)<br>$25(2\pi/50)$ |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 1             | 26(2π/50)                  |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 0             | 27(2π/50)                  |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 1             | 28(2π/50)                  |
|              | 1        | 0        | 0        | 0        | 1        | 0        | 0             | 29(2π/50)                  |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 0             | $30(2\pi/50)$              |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 1             | 31(2π/50)                  |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 0             | 32(2π/50)                  |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 1             | $33(2\pi/50)$              |
|              | 1        | 0        | 0        | 1        | 1        | 0        | 0             | 34(2π/50)                  |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 0             | 35(2π/50)                  |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 1             | 36(2π/50)                  |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 0             | 37(2π/50)                  |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 1             | $38(2\pi/50)$              |
|              | 1        | 0        | 1        | 0        | 1        | 0        | 0             | $39(2\pi/50)$              |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 0             | $40(2\pi/50)$              |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 1             | $41(2\pi/50)$              |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 0             | $42(2\pi/50)$              |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 1             | $43(2\pi/50)$              |
|              | 1        | 0        | 1        | 1        | 1        | 0        | 0             | 44(2π/50)                  |
|              | 1        | 1 0 0    |          | 0        | 0        | 0        | $45(2\pi/50)$ |                            |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 1             | 46(2π/50)                  |
|              | 1        | 1        | 0        | 0        | 0        | 1        | 0             | $47(2\pi/50)$              |
|              | 1        | 1        | 0        | 0        | 0        | 1        | 1             | 48(2π/50)                  |
|              | 1        | 1        | 0        | 0        | 1        | 0        | 0             | $49(2\pi/50)$              |

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | Phase Delay              |
|--------------|----------|----------|----------|----------|----------|----------|----------|--------------------------|
| ٥į           |          |          |          |          |          |          |          |                          |
|              | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6      | (radian)                 |
| 56           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0<br>(2π/56)             |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/56)                 |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1        | $3(2\pi/56)$             |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 4(2π/56)                 |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 5(2π/56)                 |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 6(2π/56)                 |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 7(2π/56)                 |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 8(2π/56)                 |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0        | 9(2π/56)<br>10(2π/56)    |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 1        | 11(2π/56)                |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 12(2π/56)                |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 13(2π/56)                |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $14(2\pi/56)$            |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1        | $15(2\pi/56)$            |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0        | $16(2\pi/56)$            |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 1        | $17(2\pi/56)$            |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 0        | 18(2π/56)<br>19(2π/56)   |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0        | 19(211/56)<br>20(2π/56)  |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1        | 21(2π/56)                |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0        | 22(2π/56)                |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 1        | 23(2π/56)                |
|              | 0        | 1        | 1        | 0        | 0        | 0        | 0        | $24(2\pi/56)$            |
|              | 0        | 1        | 1        | 0        | 0        | 0        | 1        | $25(2\pi/56)$            |
|              | 0        | 1        | 1        | 0        | 0        | 1        | 0        | 26(2π/56)                |
|              | 0        | 1        | 1        | 0        | 0        | 1        | 1        | $27(2\pi/56)$            |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 28(2π/56)<br>29(2π/56)   |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 0        | $30(2\pi/56)$            |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 1        | 31(2π/56)                |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 0        | 32(2π/56)                |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 1        | 33(2π/56)                |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 0        | $34(2\pi/56)$            |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 1        | $35(2\pi/56)$            |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 0        | $36(2\pi/56)$            |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 1<br>0   | 37(2π/56)<br>38(2π/56)   |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 1        | 39(2π/56)                |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 0        | 40(2π/56)                |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 1        | 41(2π/56)                |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 0        | $42(2\pi/56)$            |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 1        | $43(2\pi/56)$            |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 44(2π/56)                |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 1        | 45(2π/56)                |
|              | 1        | 1        | 0        | 0        | 0        | 1        | 0        | 46(2π/56)<br>47(2π/56)   |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 0        | 47 (211/56)<br>48(2π/56) |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 1        | $49(2\pi/56)$            |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 0        | 50(2π/56)                |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 1        | 51(2π/56)                |
|              | 1        | 1        | 1        | 0        | 0        | 0        | 0        | 52(2π/56)                |
|              | 1        | 1        | 1        | 0        | 0        | 0        | 1        | $53(2\pi/56)$            |
|              | 1        | 1        | 1        | 0        | 0        | 1        | 0        | 54(2π/56)                |
|              | 1        | 1        | 1        | 0        | 0        | 1        | 1        | $55(2\pi/56)$            |

# Table 29. CDCE62005 Output Coarse Phase Adjust Settings (5)

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | Phase Delay             |
|--------------|----------|----------|----------|----------|----------|----------|----------|-------------------------|
|              | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6      | (radian)                |
| 60           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                       |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 1        | (2π/60)                 |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 2(2π/60)<br>3(2π/60)    |
|              | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 4(2π/60)                |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 5(2π/60)                |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 6(2π/60)                |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 7(2π/60)                |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 8(2π/60)                |
|              | 0        | 0        | 0        | 1        | 1        | 0        | 0        | 9(2π/60)                |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 10(2π/60)               |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1        | 11(2π/60)<br>12(2π/60)  |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 1        | 13(2π/60)               |
|              | 0        | 0        | 1        | 0        | 1        | 0        | 0        | 14(2π/60)               |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 15(2π/60)               |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 16(2π/60)               |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $17(2\pi/60)$           |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1        | 18(2π/60)               |
|              | 0        | 0        | 1        | 1        | 1        | 0        | 0        | 19(2π/60)               |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 20(2π/60)               |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 1        | $21(2\pi/60)$           |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 1        | 22(2π/60)<br>23(2π/60)  |
|              | 0        | 1        | 0        | 0        | 1        | 0        | 0        | $24(2\pi/60)$           |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0        | 25(2π/60)               |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1        | 26(2π/60)               |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0        | $27(2\pi/60)$           |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 1        | 28(2π/60)               |
|              | 0        | 1        | 0        | 1        | 1        | 0        | 0        | 29(2π/60)               |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 30(2π/60)               |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 1        | 31(2π/60)<br>32(2π/60)  |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 1        | 33(2π/60)               |
|              | 1        | 0        | 0        | 0        | 1        | 0        | 0        | $34(2\pi/60)$           |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 0        | 35(2π/60)               |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 1        | $36(2\pi/60)$           |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 0        | $37(2\pi/60)$           |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 1        | $38(2\pi/60)$           |
|              | 1        | 0        | 0        | 1        | 1        | 0        | 0        | 39(2π/60)               |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 0        | $40(2\pi/60)$           |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 0        | 41(2π/60)<br>42(2π/60)  |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 1        | 42(211/60)<br>43(2π/60) |
|              | 1        | 0        | 1        | 0        | 1        | 0        | 0        | 44(2π/60)               |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 0        | 45(2π/60)               |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 1        | 46(2π/60)               |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 0        | $47(2\pi/60)$           |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 1        | $48(2\pi/60)$           |
|              | 1        | 0        | 1        | 1        | 1        | 0        | 0        | 49(2π/60)               |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 50(2π/60)               |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 51(2π/60)               |
|              | 1        | 1        | 0        | 0        | 0        | 1        | 1        | 52(2π/60)<br>53(2π/60)  |
|              | 1        | 1        | 0        | 0        | 1        | 0        | 0        | 54(2π/60)               |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 0        | 55(2π/60)               |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 1        | 56(2π/60)               |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 0        | 57(2π/60)               |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 1        | 58(2π/60)               |
|              | 1        | 1        | 0        | 1        | 1        | 0        | 0        | $59(2\pi/60)$           |

| Divide Ratio | PHnADGC6 | PHnADGC5 | PHnADGC4 | PHnADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | Phase Delay             |
|--------------|----------|----------|----------|----------|----------|----------|----------|-------------------------|
|              | n.12     | n.11     | n.10     | n.9      | n.8      | n.7      | n.6      | (radian)                |
| 64           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0 (0.4)                 |
|              | 0        | 0        | 0        | 0        | 0        | 0        | 0        | (2π/64)<br>2(2π/64)     |
|              | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 3(2π/64)                |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 4(2π/64)                |
|              | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 5(2π/64)                |
|              | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 6(2π/64)                |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 7(2π/64)<br>8(2π/64)    |
|              | 0        | 0        | 1        | 0        | 0        | 0        | 1        | 9(2π/64)                |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 0        | 10(2π/64)               |
|              | 0        | 0        | 1        | 0        | 0        | 1        | 1        | 11(2π/64)               |
|              | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 12(2π/64)<br>13(2π/64)  |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 0        | $14(2\pi/64)$           |
|              | 0        | 0        | 1        | 1        | 0        | 1        | 1        | $15(2\pi/64)$           |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 0        | $16(2\pi/64)$           |
|              | 0        | 1        | 0        | 0        | 0        | 0        | 1        | 17(2π/64)               |
|              | 0        | 1        | 0        | 0        | 0        | 1        | 1        | 18(2π/64)<br>19(2π/64)  |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 0        | 20(2π/64)               |
|              | 0        | 1        | 0        | 1        | 0        | 0        | 1        | $21(2\pi/64)$           |
|              | 0        | 1        | 0        | 1        | 0        | 1        | 0        | 22(2π/64)               |
|              | 0        | 1        | 0        | 1<br>0   | 0        | 1<br>0   | 1        | 23(2π/64)<br>24(2π/64)  |
|              | 0        | 1        | 1        | 0        | 0        | 0        | 1        | 25(2π/64)               |
|              | 0        | 1        | 1        | 0        | 0        | 1        | 0        | 26(2π/64)               |
|              | 0        | 1        | 1        | 0        | 0        | 1        | 1        | $27(2\pi/64)$           |
|              | 0        | 1        | 1        | 1        | 0        | 0        | 0        | 28(2π/64)               |
|              | 0        | 1        | 1        | 1        | 0        | 0        | 1        | 29(2π/64)<br>30(2π/64)  |
|              | 0        | 1        | 1        | 1        | 0        | 1        | 1        | 31(2π/64)               |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 32(2π/64)               |
|              | 1        | 0        | 0        | 0        | 0        | 0        | 1        | $33(2\pi/64)$           |
|              | 1        | 0        | 0        | 0        | 0        | 1        | 0        | $34(2\pi/64)$           |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 0        | 35(2π/64)<br>36(2π/64)  |
|              | 1        | 0        | 0        | 1        | 0        | 0        | 1        | $37(2\pi/64)$           |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 0        | $38(2\pi/64)$           |
|              | 1        | 0        | 0        | 1        | 0        | 1        | 1        | 39(2π/64)               |
|              | 1        | 0        | 1        | 0        | 0        | 0        | 0        | 40(2π/64)<br>41(2π/64)  |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 0        | 42(2π/64)               |
|              | 1        | 0        | 1        | 0        | 0        | 1        | 1        | 43(2π/64)               |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 0        | 44(2π/64)               |
|              | 1        | 0        | 1        | 1        | 0        | 0        | 1        | 45(2π/64)<br>46(2π/64)  |
|              | 1        | 0        | 1        | 1        | 0        | 1        | 1        | 46(211/64)<br>47(2π/64) |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 48(2π/64)               |
|              | 1        | 1        | 0        | 0        | 0        | 0        | 1        | $49(2\pi/64)$           |
|              | 1        | 1        | 0        | 0        | 0        | 1        | 0        | $50(2\pi/64)$           |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 0        | 51(2π/64)<br>52(2π/64)  |
|              | 1        | 1        | 0        | 1        | 0        | 0        | 1        | 53(2π/64)               |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 0        | 54(2π/64)               |
|              | 1        | 1        | 0        | 1        | 0        | 1        | 1        | 55(2π/64)               |
|              | 1        | 1        | 1        | 0        | 0        | 0        | 0        | 56(2π/64)<br>57(2π/64)  |
|              | 1        | 1        | 1        | 0        | 0        | 1        | 0        | 57(211/64)<br>58(2π/64) |
|              | 1        | 1        | 1        | 0        | 0        | 1        | 1        | 59(2π/64)               |
|              | 1        | 1        | 1        | 1        | 0        | 0        | 0        | 60(2π/64)               |
|              | 1        | 1        | 1        | 1        | 0        | 0        | 1        | 61(2π/64)               |
|              | 1        | 1        | 1        | 1        | 0        | 1        | 0        | 62(2π/64)<br>63(2π/64)  |
|              |          | <u> </u> |          |          | J        | <u> </u> | -        | 00(211/04)              |

## Table 30. CDCE62005 Output Coarse Phase Adjust Settings (6)

| Divide Ratio | b.12 | n.1 | oru<br>PHnADGC4 | PHnADGC3 | e PHnADGC2 | L. PHnADGC1 | e PHnADGC0 | (usiper)                       | Divide Ratio | n.12 | n.11 | or.a | PHNADGC3 | PHnADGC2 | PHnADGC1 | PHnADGC0 | (usip Phase Delay              |
|--------------|------|-----|-----------------|----------|------------|-------------|------------|--------------------------------|--------------|------|------|------|----------|----------|----------|----------|--------------------------------|
| 70           | 0    | 0   | 0               | 0        | 0          | 0           | 0          | 0                              | 80           | 0    | 0    | 0    | 0        | 0        | 0        | 0        | 0                              |
|              | 0    | 0   | 0               | 0        | 0          | 0           | 1          | (2π/70)                        |              | 0    | 0    | 0    | 0        | 0        | 0        | 1        | (2π/80)                        |
|              | 0    | 0   | 0               | 0        | 0          | 1           | 0          | 2(2π/70)<br>3(2π/70)           |              | 0    | 0    | 0    | 0        | 0        | 1        | 0        | $2(2\pi/80)$                   |
|              | 0    | 0   | 0               | 0        | 1          | 0           | 1          | $4(2\pi/70)$                   |              | 0    | 0    | 0    | 0        | 1        | 0        | 1<br>0   | 3(2π/80)<br>4(2π/80)           |
|              | 0    | 0   | 0               | 1        | 0          | 0           | 0          | 5(2π/70)                       |              | 0    | 0    | 0    | 1        | 0        | 0        | 0        | 5(2π/80)                       |
|              | 0    | 0   | 0               | 1        | 0          | 0           | 1          | 6(2π/70)                       |              | 0    | 0    | 0    | 1        | 0        | 0        | 1        | 6(2π/80)                       |
|              | 0    | 0   | 0               | 1        | 0          | 1           | 0          | 7(2π/70)<br>8(2π/70)           |              | 0    | 0    | 0    | 1        | 0        | 1        | 0        | 7(2π/80)<br>8(2π/80)           |
|              | 0    | 0   | 0               | 1        | 1          | 0           | 0          | 9(2π/70)                       |              | 0    | 0    | 0    | 1        | 1        | 0        | 0        | 9(2π/80)                       |
|              | 0    | 0   | 1               | 0        | 0          | 0           | 0          | 10(2π/70)                      |              | 0    | 0    | 1    | 0        | 0        | 0        | 0        | $10(2\pi/80)$                  |
|              | 0    | 0   | 1               | 0        | 0          | 0           | 1          | 11(2π/70)                      |              | 0    | 0    | 1    | 0        | 0        | 0        | 1        | 11(2π/80)                      |
|              | 0    | 0   | 1               | 0        | 0          | 1           | 0          | 12(2π/70)<br>13(2π/70)         |              | 0    | 0    | 1    | 0        | 0        | 1        | 0        | 12(2π/80)<br>13(2π/80)         |
|              | 0    | 0   | 1               | 0        | 1          | 0           | 0          | $13(2\pi/70)$<br>$14(2\pi/70)$ |              | 0    | 0    | 1    | 0        | 1        | 0        | 0        | 14(2π/80)                      |
|              | 0    | 0   | 1               | 1        | 0          | 0           | 0          | 15(2π/70)                      |              | 0    | 0    | 1    | 1        | 0        | 0        | 0        | 15(2π/80)                      |
|              | 0    | 0   | 1               | 1        | 0          | 0           | 1          | 16(2π/70)                      |              | 0    | 0    | 1    | 1        | 0        | 0        | 1        | 16(2π/80)                      |
|              | 0    | 0   | 1               | 1        | 0          | 1           | 0          | 17(2π/70)                      |              | 0    | 0    | 1    | 1        | 0        | 1        | 0        | 17(2π/80)                      |
|              | 0    | 0   | 1               | 1        | 1          | 0           | 0          | 18(2π/70)<br>19(2π/70)         |              | 0    | 0    | 1    | 1        | 1        | 0        | 0        | 18(2π/80)<br>19(2π/80)         |
|              | 0    | 1   | 0               | 0        | 0          | 0           | 0          | $20(2\pi/70)$                  |              | 0    | 1    | 0    | 0        | 0        | 0        | 0        | 20(2π/80)                      |
|              | 0    | 1   | 0               | 0        | 0          | 0           | 1          | $21(2\pi/70)$                  |              | 0    | 1    | 0    | 0        | 0        | 0        | 1        | $21(2\pi/80)$                  |
|              | 0    | 1   | 0               | 0        | 0          | 1           | 0          | 22(2π/70)<br>23(2π/70)         |              | 0    | 1    | 0    | 0        | 0        | 1        | 0        | 22(2π/80)<br>23(2π/80)         |
|              | 0    | 1   | 0               | 0        | 1          | 0           | 0          | 24(2π/70)                      |              | 0    | 1    | 0    | 0        | 1        | 1<br>0   | 0        | 24(2π/80)                      |
|              | 0    | 1   | 0               | 1        | 0          | 0           | 0          | 25(2π/70)                      |              | 0    | 1    | 0    | 1        | 0        | 0        | 0        | 25(2π/80)                      |
|              | 0    | 1   | 0               | 1        | 0          | 0           | 1          | 26(2π/70)                      |              | 0    | 1    | 0    | 1        | 0        | 0        | 1        | 26(2π/80)                      |
|              | 0    | 1   | 0               | 1        | 0          | 1           | 0          | 27(2π/70)                      |              | 0    | 1    | 0    | 1        | 0        | 1        | 0        | 27(2π/80)                      |
|              | 0    | 1   | 0               | 1        | 0          | 0           | 0          | 28(2π/70)<br>29(2π/70)         |              | 0    | 1    | 0    | 1        | 0        | 0        | 0        | 28(2π/80)<br>29(2π/80)         |
|              | 0    | 1   | 1               | 0        | 0          | 0           | 0          | $30(2\pi/70)$                  |              | 0    | 1    | 1    | 0        | 0        | 0        | 0        | 30(2π/80)                      |
|              | 0    | 1   | 1               | 0        | 0          | 0           | 1          | $31(2\pi/70)$                  |              | 0    | 1    | 1    | 0        | 0        | 0        | 1        | $31(2\pi/80)$                  |
|              | 0    | 1   | 1               | 0        | 0          | 1           | 0          | $32(2\pi/70)$                  |              | 0    | 1    | 1    | 0        | 0        | 1        | 0        | $32(2\pi/80)$                  |
|              | 0    | 1   | 1               | 0        | 0          | 0           | 1          | 33(2π/70)<br>34(2π/70)         |              | 0    | 1    | 1    | 0        | 1        | 1<br>0   | 1<br>0   | 33(2π/80)<br>34(2π/80)         |
|              | 1    | 0   | 0               | 0        | 0          | 0           | 0          | $35(2\pi/70)$                  |              | 0    | 1    | 1    | 1        | 0        | 0        | 0        | $35(2\pi/80)$                  |
|              | 1    | 0   | 0               | 0        | 0          | 0           | 1          | 36(2π/70)                      |              | 0    | 1    | 1    | 1        | 0        | 0        | 1        | 36(2π/80)                      |
|              | 1    | 0   | 0               | 0        | 0          | 1           | 0          | 37(2π/70)                      |              | 0    | 1    | 1    | 1        | 0        | 1        | 0        | $37(2\pi/80)$                  |
|              | 1    | 0   | 0               | 0        | 1          | 0           | 0          | 38(2π/70)<br>39(2π/70)         |              | 0    | 1    | 1    | 1        | 1        | 0        | 0        | 38(2π/80)<br>39(2π/80)         |
|              | 1    | 0   | 0               | 1        | 0          | 0           | 0          | 40(2π/70)                      |              | 1    | 0    | 0    | 0        | 0        | 0        | 0        | 40(2π/80)                      |
|              | 1    | 0   | 0               | 1        | 0          | 0           | 1          | $41(2\pi/70)$                  |              | 1    | 0    | 0    | 0        | 0        | 0        | 1        | $41(2\pi/80)$                  |
|              | 1    | 0   | 0               | 1        | 0          | 1           | 0          | 42(2π/70)<br>43(2π/70)         |              | 1    | 0    | 0    | 0        | 0        | 1        | 0        | 42(2π/80)<br>43(2π/80)         |
|              | 1    | 0   | 0               | 1        | 0          | 0           | 0          | 43(2π/70)<br>44(2π/70)         |              | 1    | 0    | 0    | 0        | 1        | 0        | 0        | 44(2π/80)                      |
|              | 1    | 0   | 1               | 0        | 0          | 0           | 0          | 45(2π/70)                      |              | 1    | 0    | 0    | 1        | 0        | 0        | 0        | 45(2π/80)                      |
|              | 1    | 0   | 1               | 0        | 0          | 0           | 1          | $46(2\pi/70)$                  |              | 1    | 0    | 0    | 1        | 0        | 0        | 1        | 46(2π/80)                      |
|              | 1    | 0   | 1               | 0        | 0          | 1           | 0          | 47(2π/70)                      |              | 1    | 0    | 0    | 1        | 0        | 1        | 0        | 47(2π/80)<br>48(2π/80)         |
|              | 1    | 0   | 1               | 0        | 1          | 0           | 0          | 48(2π/70)<br>49(2π/70)         |              | 1    | 0    | 0    | 1        | 1        | 0        | 0        | $48(2\pi/80)$<br>$49(2\pi/80)$ |
|              | 1    | 0   | 1               | 1        | 0          | 0           | 0          | $50(2\pi/70)$                  |              | 1    | 0    | 1    | 0        | 0        | 0        | 0        | 50(2π/80)                      |
|              | 1    | 0   | 1               | 1        | 0          | 0           | 1          | 51(2π/70)                      |              | 1    | 0    | 1    | 0        | 0        | 0        | 1        | 51(2π/80)                      |
|              | 1    | 0   | 1               | 1        | 0          | 1           | 0          | 52(2π/70)<br>53(2π/70)         |              | 1    | 0    | 1    | 0        | 0        | 1        | 0        | 52(2π/80)<br>53(2π/80)         |
|              | 1    | 0   | 1               | 1        | 1          | 0           | 0          | $54(2\pi/70)$                  |              | 1    | 0    | 1    | 0        | 1        | 0        | 0        | 54(2π/80)                      |
|              | 1    | 1   | 0               | 0        | 0          | 0           | 0          | 55(2π/70)                      |              | 1    | 0    | 1    | 1        | 0        | 0        | 0        | 55(2π/80)                      |
|              | 1    | 1   | 0               | 0        | 0          | 0           | 1          | 56(2π/70)                      |              | 1    | 0    | 1    | 1        | 0        | 0        | 1        | 56(2π/80)                      |
|              | 1    | 1   | 0               | 0        | 0          | 1           | 0          | 57(2π/70)<br>58(2π/70)         |              | 1    | 0    | 1    | 1        | 0        | 1        | 0        | 57(2π/80)<br>58(2π/80)         |
|              | 1    | 1   | 0               | 0        | 1          | 0           | 0          | $58(2\pi/70)$<br>$59(2\pi/70)$ |              | 1    | 0    | 1    | 1        | 1        | 0        | 0        | $58(2\pi/80)$<br>$59(2\pi/80)$ |
|              | 1    | 1   | 0               | 1        | 0          | 0           | 0          | 60(2π/70)                      |              | 1    | 1    | 0    | 0        | 0        | 0        | 0        | 60(2π/80)                      |
|              | 1    | 1   | 0               | 1        | 0          | 0           | 1          | 61(2π/70)                      |              | 1    | 1    | 0    | 0        | 0        | 0        | 1        | 61(2π/80)                      |
|              | 1    | 1   | 0               | 1        | 0          | 1           | 0          | 62(2π/70)<br>63(2π/70)         |              | 1    | 1    | 0    | 0        | 0        | 1        | 0        | 62(2π/80)<br>63(2π/80)         |
|              | 1    | 1   | 0               | 1        | 1          | 0           | 1          | $63(2\pi/70)$<br>$64(2\pi/70)$ |              | 1    | 1    | 0    | 0        | 1        | 0        | 1<br>0   | $64(2\pi/80)$                  |
|              | 1    | 1   | 1               | 0        | 0          | 0           | 0          | 65(2π/70)                      |              | 1    | 1    | 0    | 1        | 0        | 0        | 0        | $65(2\pi/80)$                  |
|              | 1    | 1   | 1               | 0        | 0          | 0           | 1          | 66(2π/70)                      |              | 1    | 1    | 0    | 1        | 0        | 0        | 1        | 66(2π/80)                      |
|              | 1    | 1   | 1               | 0        | 0          | 1           | 0          | 67(2π/70)<br>68(2π/70)         |              | 1    | 1    | 0    | 1        | 0        | 1        | 0        | 67(2π/80)<br>68(2π/80)         |
|              | 1    | 1   | 1               | 0        | 1          | 0           | 0          | $68(2\pi/70)$<br>$69(2\pi/70)$ |              | 1    | 1    | 0    | 1        | 1        | 0        | 0        | $68(2\pi/80)$ $69(2\pi/80)$    |
|              |      |     |                 |          |            |             |            |                                |              | 1    | 1    | 1    | 0        | 0        | 0        | 0        | 70(2π/80)                      |

| © Divide Ratio | <b>n.12</b> | PHnADGC5    | 드           |            | ≰          | _ ≰ .      | - 5        | es I                           |
|----------------|-------------|-------------|-------------|------------|------------|------------|------------|--------------------------------|
| 80             |             |             | PHnADGC4    | PHnADGC3   | PHnADGC2   | PHnADGC1   | 9 PHnADGC0 | Phase Delay                    |
| 00             |             | <b>n.11</b> | <b>n.10</b> | <b>n.9</b> | <b>n.8</b> | <b>n.7</b> | <b>n.6</b> | (radian)                       |
|                | 0           | 0           | 0           | 0          | 0          | 0          | 1          | (2π/80)                        |
|                | 0           | 0           | 0           | 0          | 0          | 1          | 0          | 2(2π/80)<br>3(2π/80)           |
|                | 0           | 0           | 0           | 0          | 1          | 0          | 0          | $4(2\pi/80)$                   |
|                | 0           | 0           | 0           | 1          | 0          | 0          | 0          | 5(2π/80)<br>6(2π/80)           |
|                | 0           | 0           | 0           | 1          | 0          | 1          | 0          | $7(2\pi/80)$                   |
|                | 0           | 0           | 0           | 1          | 0          | 0          | 0          | $8(2\pi/80)$<br>$9(2\pi/80)$   |
|                | 0           | 0           | 1           | 0          | 0          | 0          | 0          | $10(2\pi/80)$                  |
|                | 0           | 0           | 1           | 0          | 0          | 0          | 1          | 11(2π/80)<br>12(2π/80)         |
|                | 0           | 0           | 1           | 0          | 0          | 1          | 1          | $13(2\pi/80)$                  |
|                | 0           | 0           | 1           | 0          | 0          | 0          | 0          | 14(2π/80)<br>15(2π/80)         |
|                | 0           | 0           | 1           | 1          | 0          | 0          | 1          | $16(2\pi/80)$                  |
|                | 0           | 0           | 1           | 1          | 0          | 1          | 0          | 17(2π/80)<br>18(2π/80)         |
|                | 0           | 0           | 1           | 1          | 1          | 0          | 0          | $19(2\pi/80)$                  |
|                | 0           | 1           | 0           | 0          | 0          | 0          | 0          | 20(2π/80)<br>21(2π/80)         |
|                | 0           | 1           | 0           | 0          | 0          | 1          | 0          | $22(2\pi/80)$                  |
|                | 0           | 1           | 0           | 0          | 0          | 1<br>0     | 0          | 23(2π/80)<br>24(2π/80)         |
|                | 0           | 1           | 0           | 1          | 0          | 0          | 0          | $25(2\pi/80)$                  |
|                | 0           | 1           | 0           | 1          | 0          | 0          | 0          | 26(2π/80)<br>27(2π/80)         |
|                | 0           | 1           | 0           | 1          | 0          | 1          | 1          | $28(2\pi/80)$                  |
|                | 0           | 1           | 0           | 1          | 1<br>0     | 0          | 0          | 29(2π/80)<br>30(2π/80)         |
|                | 0           | 1           | 1           | 0          | 0          | 0          | 1          | $31(2\pi/80)$                  |
|                | 0           | 1           | 1           | 0          | 0          | 1          | 0          | 32(2π/80)<br>33(2π/80)         |
|                | 0           | 1           | 1           | 0          | 1          | 0          | 0          | $34(2\pi/80)$                  |
|                | 0           | 1           | 1           | 1          | 0          | 0          | 0          | $35(2\pi/80)$<br>$36(2\pi/80)$ |
|                | 0           | 1           | 1           | 1          | 0          | 1          | 0          | 37(2π/80)                      |
|                | 0           | 1           | 1           | 1          | 0          | 0          | 1          | 38(2π/80)<br>39(2π/80)         |
|                | 1           | 0           | 0           | 0          | 0          | 0          | 0          | $40(2\pi/80)$                  |
|                | 1           | 0           | 0           | 0          | 0          | 0          | 1          | 41(2π/80)<br>42(2π/80)         |
|                | 1           | 0           | 0           | 0          | 0          | 1          | 1          | $43(2\pi/80)$                  |
|                | 1           | 0           | 0           | 0          | 0          | 0          | 0          | 44(2π/80)<br>45(2π/80)         |
|                | 1           | 0           | 0           | 1          | 0          | 0          | 1          | $46(2\pi/80)$                  |
|                | 1           | 0           | 0           | 1          | 0          | 1          | 0          | 47(2π/80)<br>48(2π/80)         |
|                | 1           | 0           | 0           | 1          | 1          | 0          | 0          | $49(2\pi/80)$                  |
|                | 1           | 0           | 1           | 0          | 0          | 0          | 0          | 50(2π/80)<br>51(2π/80)         |
|                | 1           | 0           | 1           | 0          | 0          | 1          | 0          | $52(2\pi/80)$                  |
|                | 1           | 0           | 1           | 0          | 0          | 1<br>0     | 1          | 53(2π/80)<br>54(2π/80)         |
|                | 1           | 0           | 1           | 1          | 0          | 0          | 0          | $55(2\pi/80)$                  |
|                | 1           | 0           | 1           | 1          | 0          | 0          | 0          | $56(2\pi/80)$<br>$57(2\pi/80)$ |
|                | 1           | 0           | 1           | 1          | 0          | 1          | 1          | 58(2π/80)                      |
|                | 1           | 0           | 1<br>0      | 1          | 1<br>0     | 0          | 0          | $59(2\pi/80)$ $60(2\pi/80)$    |
|                | 1           | 1           | 0           | 0          | 0          | 0          | 1          | $61(2\pi/80)$                  |
|                | 1           | 1           | 0           | 0          | 0          | 1          | 0          | $62(2\pi/80)$<br>$63(2\pi/80)$ |
|                | 1           | 1           | 0           | 0          | 1          | 0          | 0          | $64(2\pi/80)$                  |
|                | 1           | 1           | 0           | 1          | 0          | 0          | 0          | $65(2\pi/80)$<br>$66(2\pi/80)$ |
|                | 1           | 1           | 0           | 1          | 0          | 1          | 0          | $67(2\pi/80)$                  |
|                | 1           | 1           | 0           | 1          | 0          | 0          | 1          | $68(2\pi/80)$<br>$69(2\pi/80)$ |
|                | 1           | 1           | 1           | 0          | 0          | 0          | 0          | $70(2\pi/80)$                  |
|                | 1           | 1           | 1           | 0          | 0          | 0          | 0          | 71(2π/80)<br>72(2π/80)         |
|                | 1           | 1           | 1           | 0          | 0          | 1          | 1          | $73(2\pi/80)$                  |
|                | 1           | 1           | 1           | 0          | 1          | 0          | 0          | 74(2π/80)<br>75(2π/80)         |
|                | 1           | 1           | 1           | 1          | 0          | 0          | 1          | $76(2\pi/80)$                  |
|                | 1           | 1           | 1           | 1          | 0          | 1          | 0          | $77(2\pi/80)$                  |
|                | 1           | 1           | 1           | 1          | 1          | 0          | 0          | 78(2π/80)<br>79(2π/80)         |

### **Output Synchronization**

Figure 32 shows the output synchronization circuitry and relative output clock phase position with respect to SYNC signal Low to High phase transition.



NOTE: The signal diagram is based on the assumption that prescalar clock is selected by output Mux (Rn[4:5] where n = 0, 1, 2, 3 or 4)

Figure 32. Output Synchronization Diagram

The synchronization of the outputs can be accomplished by toggling the SYNC pin, or Bit (R8.8), or by changing any output divider values. The Table 31 shows the phase relationship between output phase and the SYNC signal, the selected reference clock and the prescalar output clock phases.

## SCAS862D - NOVEMBER 2008 - REVISED AUGUST 2011

# **Table 31. Output Synchronization Procedure**

|                                                  | R4.1 | R6.20 | COMMENTS                                                                                                                                                  |
|--------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Toggling SYNC Pin or Bit (R8.8) from low to      | 0    | 0     | The synchronized outputs will be enabled after ~6 µs delay and the next rising edge of the reference clock and selected clock of output multiplexer       |
| high                                             | 0    | 1     | The synchronized outputs will be enabled after ~6 µs delay and the next rising edge of selected clock of output multiplexer (reference Figure 32 (a)      |
|                                                  | 1    | 0     | The synchronized outputs will be enabled with the next rising edge of reference clock & the selected clock of output multiplexer (reference Figure 32 (c) |
|                                                  | 1    | 1     | The synchronized outputs will be enabled with the next rising edge of the selected clock of output multiplexer (reference Figure 32 (b)                   |
| Toggling SYNC Pin or Bit (R8.8) from high to low | Х    | Х     | all outputs are disabled.                                                                                                                                 |

### **Auxiliary Output**

Figure 33 shows the auxiliary output port. Table 32 lists how the auxiliary output port is controlled. The output buffer supports a maximum output frequency of 250 MHz and drives at LVCMOS levels. Refer to Table 24 for the list of divider settings that establishes the output frequency.



Figure 33. CDCE62005 Auxiliary Output

Table 32. CDCE62005 Auxiliary Output Settings

| Bit Name →                          | AUXFEEDSEL | AUXOUTEN | ALLY OUTDUT COURCE       |
|-------------------------------------|------------|----------|--------------------------|
| $\textbf{Register.Bit} \rightarrow$ | 6.25       | 6.24     | AUX OUTPUT SOURCE        |
|                                     | X          | 0        | OFF                      |
|                                     | 0          | 1        | Divider 2 <sup>(1)</sup> |
|                                     | 1          | 1        | Divider 3 <sup>(1)</sup> |

<sup>(1)</sup> If Divider 2 or Divider 3 is set to divide by 1 and AUXOUT is selected from divide by 1, then AUXOUT will be disabled even if the AUXOUTEN bit (6.24) is high.

### SYNTHESIZER BLOCK

Figure 34 provides an overview of the CDCE62005 synthesizer block. The Synthesizer Block provides a Phase Locked Loop, a partially integrated programmable loop filter, and two Voltage Controlled Oscillators (VCO). The synthesizer block generates an output clock called "SYNTH" and drives it onto the Internal Clock Distribution Bus.



Figure 34. CDCE62005 Synthesizer Block

### **Input Divider**

The Input Divider divides the clock signal selected by the Smart Multiplexer (see Table 18) and presents the divided signal to the Phase Frequency Detector / Charge Pump of the frequency synthesizer.

|           |           |           | INPUT DIVIDE | ER SETTINGS |           |           |           |                 |
|-----------|-----------|-----------|--------------|-------------|-----------|-----------|-----------|-----------------|
| SELINDIV7 | SELINDIV6 | SELINDIV5 | SELINDIV4    | SELINDIV3   | SELINDIV2 | SELINDIV1 | SELINDIV0 | DIVIDE<br>RATIO |
| 5.21      | 5.20      | 5.19      | 5.18         | 5.17        | 5.16      | 5.15      | 5.14      | KATIO           |
| 0         | 0         | 0         | 0            | 0           | 0         | 0         | 0         | 1               |
| 0         | 0         | 0         | 0            | 0           | 0         | 0         | 1         | 2               |
| 0         | 0         | 0         | 0            | 0           | 0         | 1         | 0         | 3               |
| 0         | 0         | 0         | 0            | 0           | 0         | 1         | 1         | 4               |
| 0         | 0         | 0         | 0            | 0           | 1         | 0         | 0         | 5               |
| 0         | 0         | 0         | 0            | 0           | 1         | 0         | 1         | 6               |
| •         | •         | •         | •            | •           | •         | •         | •         | •               |
| •         | •         | •         | •            | •           | •         | •         | •         | •               |
| 1         | 1         | 1         | 1            | 1           | 1         | 1         | 1         | 256             |

Table 33. CDCE62005 Input Divider Settings

# Feedback and Feedback Bypass Divider

Table 34 shows how to configure the Feedback divider for various divide values

Table 34. CDCE62005 Feedback Divider Settings

| FEEDBACK DIVIDER |           |           |           |           |           |           |           |        |
|------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--------|
| SELFBDIV7        | SELFBDIV6 | SELFBDIV5 | SELFBDIV4 | SELFBDIV3 | SELFBDIV2 | SELFBDIV1 | SELFBDIV0 | DIVIDE |
| 6.10             | 6.9       | 9.8       | 6.7       | 6.6       | 6.5       | 6.4       | 6.3       | RATIO  |
| 0                | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 8      |
| 0                | 0         | 0         | 0         | 0         | 0         | 0         | 1         | 12     |
| 0                | 0         | 0         | 0         | 0         | 0         | 1         | 0         | 16     |
| 0                | 0         | 0         | 0         | 0         | 0         | 1         | 1         | 20     |
| 0                | 0         | 0         | 0         | 0         | 1         | 0         | 1         | 24     |
| 0                | 0         | 0         | 0         | 0         | 1         | 1         | 0         | 32     |
| 0                | 0         | 0         | 0         | 1         | 0         | 0         | 1         | 36     |
| 0                | 0         | 0         | 0         | 0         | 1         | 1         | 1         | 40     |
| 0                | 0         | 0         | 0         | 1         | 0         | 1         | 0         | 48     |
| 0                | 0         | 0         | 1         | 1         | 0         | 0         | 0         | 56     |
| 0                | 0         | 0         | 0         | 1         | 0         | 1         | 1         | 60     |
| 0                | 0         | 0         | 0         | 1         | 1         | 1         | 0         | 64     |
| 0                | 0         | 0         | 1         | 0         | 1         | 0         | 1         | 72     |
| 0                | 0         | 0         | 0         | 1         | 1         | 1         | 1         | 80     |
| 0                | 0         | 0         | 1         | 1         | 0         | 0         | 1         | 84     |
| 0                | 0         | 0         | 1         | 0         | 1         | 1         | 0         | 96     |
| 0                | 0         | 0         | 1         | 0         | 0         | 1         | 1         | 100    |
| 0                | 1         | 0         | 0         | 1         | 0         | 0         | 1         | 108    |
| 0                | 0         | 0         | 1         | 1         | 0         | 1         | 0         | 112    |
| 0                | 0         | 0         | 1         | 0         | 1         | 1         | 1         | 120    |
| 0                | 0         | 0         | 1         | 1         | 1         | 1         | 0         | 128    |
| 0                | 0         | 0         | 1         | 1         | 0         | 1         | 1         | 140    |
| 0                | 0         | 1         | 1         | 0         | 1         | 0         | 1         | 144    |
| 0                | 0         | 0         | 1         | 1         | 1         | 1         | 1         | 160    |
| 0                | 0         | 1         | 1         | 1         | 0         | 0         | 1         | 168    |
| 0                | 1         | 0         | 0         | 1         | 0         | 1         | 1         | 180    |
| 0                | 0         | 1         | 1         | 0         | 1         | 1         | 0         | 192    |
| 0                | 0         | 1         | 1         | 0         | 0         | 1         | 1         | 200    |
| 0                | 1         | 0         | 1         | 0         | 1         | 0         | 1         | 216    |
| 0                | 0         | 1         | 1         | 1         | 0         | 1         | 0         | 224    |
| 0                | 0         | 1         | 1         | 0         | 1         | 1         | 1         | 240    |
| 0                | 1         | 0         | 1         | 1         | 0         | 0         | 1         | 252    |
| 0                | 0         | 1         | 1         | 1         | 1         | 1         | 0         | 256    |
| 0                | 0         | 1         | 1         | 1         | 0         | 1         | 1         | 280    |
| 0                | 1         | 0         | 1         | 0         | 1         | 1         | 0         | 288    |
| 0                | 1         | 0         | 1         | 0         | 0         | 1         | 1         | 300    |
| 0                | 0         | 1         | 1         | 1         | 1         | 1         | 1         | 320    |
| 0                | 1         | 0         | 1         | 1         | 0         | 1         | 0         | 336    |
| 0                | 1         | 0         | 1         | 0         | 1         | 1         | 1         | 360    |
| 0                | 1         | 0         | 1         | 1         | 1         | 1         | 0         | 384    |
| 1                | 1         | 0         | 1         | 1         | 0         | 0         | 0         | 392    |
| 0                | 1         | 1         | 1         | 0         | 0         | 1         | 1         | 400    |
| 0                | 1         | 0         | 1         | 1         | 0         | 1         | 1         | 420    |

Table 34. CDCE62005 Feedback Divider Settings (continued)

| FEEDBACK DIVIDER |           |           |           |           |           |           |           |                 |
|------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|
| SELFBDIV7        | SELFBDIV6 | SELFBDIV5 | SELFBDIV4 | SELFBDIV3 | SELFBDIV2 | SELFBDIV1 | SELFBDIV0 | DIVIDE<br>RATIO |
| 6.10             | 6.9       | 9.8       | 6.7       | 6.6       | 6.5       | 6.4       | 6.3       | KATIO           |
| 1                | 0         | 1         | 1         | 0         | 1         | 0         | 1         | 432             |
| 0                | 1         | 1         | 1         | 1         | 0         | 1         | 0         | 448             |
| 0                | 1         | 0         | 1         | 1         | 1         | 1         | 1         | 480             |
| 1                | 0         | 0         | 1         | 0         | 0         | 1         | 1         | 500             |
| 1                | 0         | 1         | 1         | 1         | 0         | 0         | 1         | 504             |
| 0                | 1         | 1         | 1         | 1         | 1         | 1         | 0         | 512             |
| 0                | 1         | 1         | 1         | 1         | 0         | 1         | 1         | 560             |
| 1                | 0         | 1         | 1         | 0         | 1         | 1         | 0         | 576             |
| 1                | 1         | 0         | 1         | 1         | 0         | 0         | 1         | 588             |
| 1                | 0         | 0         | 1         | 0         | 1         | 1         | 1         | 600             |
| 0                | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 640             |
| 1                | 0         | 1         | 1         | 1         | 0         | 1         | 0         | 672             |
| 1                | 0         | 0         | 1         | 1         | 0         | 1         | 1         | 700             |
| 1                | 0         | 1         | 1         | 0         | 1         | 1         | 1         | 720             |
| 1                | 0         | 1         | 1         | 1         | 1         | 1         | 0         | 768             |
| 1                | 1         | 0         | 1         | 1         | 0         | 1         | 0         | 784             |
| 1                | 0         | 0         | 1         | 1         | 1         | 1         | 1         | 800             |
| 1                | 0         | 1         | 1         | 1         | 0         | 1         | 1         | 840             |
| 1                | 1         | 0         | 1         | 1         | 1         | 1         | 0         | 896             |
| 1                | 0         | 1         | 1         | 1         | 1         | 1         | 1         | 960             |
| 1                | 1         | 0         | 1         | 1         | 0         | 1         | 1         | 980             |
| 1                | 1         | 1         | 1         | 1         | 1         | 1         | 0         | 1024            |
| 1                | 1         | 0         | 1         | 1         | 1         | 1         | 1         | 1120            |
| 1                | 1         | 1         | 1         | 1         | 1         | 1         | 1         | 1280            |

Table 35 shows how to configure the Feedback Bypass Divider.

Table 35. CDCE62005 Feedback Bypass Divider Settings

| FE        | EDBACK BYPASS DIVID | ER        |              |
|-----------|---------------------|-----------|--------------|
| SELBPDIV2 | SELBPDIV1           | SELBPDIV0 | DIVIDE RATIO |
| 6.15      | 6.14                | 6.13      |              |
| 0         | 0                   | 0         | 2            |
| 0         | 0                   | 1         | 5            |
| 0         | 1                   | 0         | 8            |
| 0         | 1                   | 1         | 10           |
| 1         | 0                   | 0         | 16           |
| 1         | 0                   | 1         | 20           |
| 1         | 1                   | 0         | RESERVED     |
| 1         | 1                   | 1         | 1(bypass)    |

### **VCO Select**

Table 36 illustrates how to control the dual voltage controlled oscillators.

Table 36. CDCE62005 VCO Select

| Bit Name →                          | VCO Select<br>SELVCO | vo        | VCO CHARACTERISTICS |            |  |  |  |
|-------------------------------------|----------------------|-----------|---------------------|------------|--|--|--|
| $\textbf{Register.Bit} \rightarrow$ | 6.0                  | VCO Range | Fmin (MHz)          | Fmax (MHz) |  |  |  |
|                                     | 0                    | Low       | 1750                | 2046       |  |  |  |
|                                     | 1                    | High      | 2040                | 2356       |  |  |  |

## **Prescaler**

Table 37 shows how to configure the prescaler.

Table 37. CDCE62005 Prescaler Settings

| SET       | SETTINGS     |   |  |  |  |  |  |
|-----------|--------------|---|--|--|--|--|--|
| SELPRESCB | DIVIDE RATIO |   |  |  |  |  |  |
| 6.2       | 6.1          |   |  |  |  |  |  |
| 0         | 0            | 5 |  |  |  |  |  |
| 1         | 0            | 4 |  |  |  |  |  |
| 0         | 1            | 3 |  |  |  |  |  |
| 1         | 1            | 2 |  |  |  |  |  |

## **Charge Pump Current Settings**

Table 38 provides the settings for the charge pump:

Table 38. CDCD62005 Charge Pump Settings

|                |         | CHARGE PUI | MP SETTINGS |         |                        |  |
|----------------|---------|------------|-------------|---------|------------------------|--|
| Bit Name →     | ICPSEL3 | ICPSEL2    | ICPSEL1     | ICPSEL0 | CHARGE PUMP<br>CURRENT |  |
| Register.Bit → | 6.19    | 6.18       | 6.17        | 6.16    | CORRENT                |  |
|                | 0       | 0          | 0           | 0       | 50 μA                  |  |
|                | 0       | 0          | 0           | 1       | 100 µA                 |  |
|                | 0       | 0          | 1           | 0       | 150 µA                 |  |
|                | 0       | 0          | 1           | 1       | 200 μΑ                 |  |
|                | 0       | 1          | 0           | 0       | 300 μΑ                 |  |
|                | 0       | 1          | 0           | 1       | 400 µA                 |  |
|                | 0       | 1          | 1           | 0       | 600 µA                 |  |
|                | 0       | 1          | 1           | 1       | 750 µA                 |  |
|                | 1       | 0          | 0           | 0       | 1 mA                   |  |
|                | 1       | 0          | 0           | 1       | 1.25 mA                |  |
|                | 1       | 0          | 1           | 0       | 1.5 mA                 |  |
|                | 1       | 0          | 1           | 1       | 2 mA                   |  |
|                | 1       | 1          | 0           | 0       | 2.5 mA                 |  |
|                | 1       | 1          | 0           | 1       | 3 mA                   |  |
|                | 1       | 1          | 1           | 0       | 3.5 mA                 |  |
|                | 1       | 1          | 1           | 1       | 3.75 mA                |  |

#### **Loop Filter**

Figure 35 depicts the loop filter topology of the CDCE62005. It facilitates both internal and external implementations providing optimal flexibility.



Figure 35. CDCE62005 Loop Filter Topology

## **Internal Loop Filter Component Configuration**

Figure 35 contains five different loop filter components with programmable values: C1, C2, R2, R3, and C3. Table 39 shows that the CDCE62005 uses one of four different types of circuit implementation (shown in Figure 36) for each of the internal loop filter components.

Table 39. CDCE62005 Loop Filter Component Implementation Type

| Component | Control Bits Used | Implementation Type (see Figure 36) |
|-----------|-------------------|-------------------------------------|
| C1        | 5                 | а                                   |
| C2        | 5                 | а                                   |
| R2        | 5                 | С                                   |
| R3        | 2                 | d                                   |
| C3        | 4                 | þ                                   |



Figure 36. CDCE62005 Internal Loop Filter Component Schematics

Table 40. CDCE62005 Internal Loop Filter - C1 Settings

|                                     |         |           | C1 SE     | TTINGS    |           |           |                      |
|-------------------------------------|---------|-----------|-----------|-----------|-----------|-----------|----------------------|
| Bit Name →                          | EXLFSEL | LFRCSEL14 | LFRCSEL13 | LFRCSEL12 | LFRCSEL11 | LFRCSEL10 |                      |
| Capacitor Value $\rightarrow$       | _       | 37.5 pF   | 21.5 pF   | 10 pF     | 6.5 pF    | 1.5 pF    |                      |
| $\textbf{Register.Bit} \rightarrow$ | 6.26    | 7.14      | 7.13      | 7.12      | 7.11      | 7.10      | Capacitor Value      |
|                                     | 1       | 0         | 0         | 0         | 0         | 0         | External Loop Filter |
|                                     | 0       | 0         | 0         | 0         | 0         | 0         | 0 pF                 |
|                                     | 0       | 0         | 0         | 0         | 0         | 1         | 1.5 pF               |
|                                     | 0       | 0         | 0         | 0         | 1         | 0         | 6.5 pF               |
|                                     | 0       | 0         | 0         | 0         | 1         | 1         | 8 pF                 |
|                                     | 0       | 0         | 0         | 1         | 0         | 0         | 10 pF                |
|                                     | 0       | 0         | 0         | 1         | 0         | 1         | 11.5 pF              |
|                                     | 0       | 0         | 0         | 1         | 1         | 0         | 16.5 pF              |
|                                     | 0       | 0         | 0         | 1         | 1         | 1         | 18 pF                |
|                                     | 0       | 0         | 1         | 0         | 0         | 0         | 21.5 pF              |
|                                     | 0       | 0         | 1         | 0         | 0         | 1         | 23 pF                |
|                                     | 0       | •         | •         | •         | •         | •         | •                    |
|                                     | 0       | 1         | 1         | 1         | 0         | 0         | 69 pF                |
|                                     | 0       | 1         | 1         | 1         | 0         | 1         | 70.5 pF              |
|                                     | 0       | 1         | 1         | 1         | 1         | 0         | 75.5 pF              |
|                                     | 0       | 1         | 1         | 1         | 1         | 1         | 77 pF                |

Table 41. CDCE62005 Internal Loop Filter - C2 Settings

|                          | 1       |          |          |          |          |          |                      |
|--------------------------|---------|----------|----------|----------|----------|----------|----------------------|
|                          |         |          | C2 SE    | TTINGS   |          |          |                      |
| Bit Name →               | EXLFSEL | LFRCSEL4 | LFRCSEL3 | LFRCSEL2 | LFRCSEL1 | LFRCSEL0 |                      |
| <b>Capacitor Value</b> → | _       | 226 pF   | 123 pF   | 87 pF    | 25 pF    | 12.5 pF  |                      |
| Register.Bit →           | 6.26    | 7.4      | 7.3      | 7.2      | 7.1      | 7.0      | Capacitor Value      |
|                          | 1       | 0        | 0        | 0        | 0        | 0        | External Loop Filter |
|                          | 0       | 0        | 0        | 0        | 0        | 0        | 0 pF                 |
|                          | 0       | 0        | 0        | 0        | 0        | 1        | 12.5 pF              |
|                          | 0       | 0        | 0        | 0        | 1        | 0        | 25 pF                |
|                          | 0       | 0        | 0        | 0        | 1        | 1        | 37.5 pF              |
|                          | 0       | 0        | 0        | 1        | 0        | 0        | 87 pF                |
|                          | 0       | 0        | 0        | 1        | 0        | 1        | 99.5 pF              |
|                          | 0       | 0        | 0        | 1        | 1        | 0        | 112 pF               |
|                          | 0       | 0        | 0        | 1        | 1        | 1        | 124.5 pF             |
|                          | 0       | 0        | 1        | 0        | 0        | 0        | 123 pF               |
|                          | 0       | 0        | 1        | 0        | 0        | 1        | 135.5 pF             |
|                          | 0       | •        | •        | •        | •        | •        | •                    |
|                          | 0       | 1        | 1        | 1        | 0        | 0        | 436 pF               |
|                          | 0       | 1        | 1        | 1        | 0        | 1        | 448.5 pF             |
|                          | 0       | 1        | 1        | 1        | 1        | 0        | 461 pF               |
|                          | 0       | 1        | 1        | 1        | 1        | 1        | 473.5 pF             |

# Table 42. CDCE62005 Internal Loop Filter - R2 Settings

|                                       |         |          | R2 SETTINGS | ;        |          |          |                              |
|---------------------------------------|---------|----------|-------------|----------|----------|----------|------------------------------|
| Bit Name →                            | EXLFSEL | LFRCSEL9 | LFRCSEL8    | LFRCSEL7 | LFRCSEL6 | LFRCSEL5 |                              |
| $\textbf{Resistor Value} \rightarrow$ | _       | 56.4 k   | 38.2 k      | 20 k     | 9 k      | 4 k      |                              |
| $\textbf{Register.Bit} \rightarrow$   | 6.26    | 7.9      | 7.8         | 7.7      | 7.6      | 7.5      | Resistor Value ( $k\Omega$ ) |
|                                       | 1       | Х        | Х           | Х        | Х        | Х        | External Loop Filter         |
|                                       | 0       | 0        | 0           | 0        | 0        | 0        | 127.6                        |
|                                       | 0       | 0        | 0           | 0        | 0        | 1        | 123.6                        |
|                                       | 0       | 0        | 0           | 0        | 1        | 0        | 118.6                        |
|                                       | 0       | 0        | 0           | 0        | 1        | 1        | 114.6                        |
|                                       | 0       | 0        | 0           | 1        | 0        | 0        | 107.6                        |
|                                       | 0       | 0        | 0           | 1        | 0        | 1        | 103.6                        |
|                                       | 0       | 0        | 0           | 1        | 1        | 0        | 98.6                         |
|                                       | 0       | 0        | 0           | 1        | 1        | 1        | 94.6                         |
|                                       | 0       | 0        | 1           | 0        | 0        | 0        | 89.4                         |
|                                       | 0       | 0        | 1           | 0        | 0        | 1        | 85.4                         |
|                                       | 0       | •        | •           | •        | •        | •        | •                            |
|                                       | 0       | 1        | 1           | 1        | 0        | 0        | 13                           |
|                                       | 0       | 1        | 1           | 1        | 0        | 1        | 9                            |
|                                       | 0       | 1        | 1           | 1        | 1        | 0        | 4                            |
|                                       | 0       | 1        | 1           | 1        | 1        | 1        | 0                            |

## Table 43. CDCE62005 Internal Loop Filter - C3 Settings

|                   |           | C3 SETTINGS |                     |           |                        |
|-------------------|-----------|-------------|---------------------|-----------|------------------------|
| Bit Name →        | LFRCSEL18 | LFRCSEL17   | LFRCSEL17 LFRCSEL16 | LFRCSEL15 |                        |
| Capacitor Value → | 85 pF     | 19.5 pF     | 5.5 pF              | 2.5 pF    |                        |
| Register.Bit →    | 7.18      | 7.17        | 7.16                | 7.15      | <b>Capacitor Value</b> |
|                   | 0         | 0           | 0                   | 0         | 0 pF                   |
|                   | 0         | 0           | 0                   | 1         | 2.5 pF                 |
|                   | 0         | 0           | 1                   | 0         | 5.5 pF                 |
|                   | 0         | 0           | 1                   | 1         | 8 pF                   |
|                   | 0         | 1           | 0                   | 0         | 19.5 pF                |
|                   | 0         | 1           | 0                   | 1         | 22 pF                  |
|                   | 0         | 1           | 1                   | 0         | 25 pF                  |
|                   | 0         | 1           | 1                   | 1         | 27.5 pF                |
|                   | 1         | 0           | 0                   | 0         | 85 pF                  |
|                   | 1         | 0           | 0                   | 1         | 87.5 pF                |
|                   | •         | •           | •                   | •         | •                      |
|                   | 1         | 1           | 1                   | 0         | 104.5 pF               |
|                   | 1         | 1           | 1                   | 1         | 107 pF                 |
|                   | 1         | 1           | 1                   | 0         | 110 pF                 |
|                   | 1         | 1           | 1                   | 1         | 112.5 pF               |

## Table 44. CDCE62005 Internal Loop Filter - R3 Settings

|                                       | R3 SETTINGS |           |                              |
|---------------------------------------|-------------|-----------|------------------------------|
| $\textbf{Bit Name} \rightarrow$       | LFRCSEL20   | LFRCSEL19 |                              |
| $\textbf{Resistor Value} \rightarrow$ | 10 k        | 5 k       |                              |
| Register.Bit →                        | 7.20        | 7.19      | Resistor Value ( $k\Omega$ ) |
|                                       | 0           | 0         | 20                           |

|                              | R3 SETTINGS |           |                              |
|------------------------------|-------------|-----------|------------------------------|
| Bit Name →                   | LFRCSEL20   | LFRCSEL19 |                              |
| Resistor Value $\rightarrow$ | 10 k        | 5 k       |                              |
| Register.Bit →               | 7.20        | 7.19      | Resistor Value ( $k\Omega$ ) |
|                              | 0           | 1         | 15                           |
|                              | 1           | 0         | 10                           |
|                              | 1           | 1         | 5                            |

Table 44. CDCE62005 Internal Loop Filter – R3 Settings (continued)

### **External Loop Filter Component Configuration**

To implement an external loop filter, set EXLFSEL bit (6.26) high. Setting all of the control switches low that control capacitors C1 and C2 (see Table 40 and Table 41) remove them from the loop filter circuit. This is necessary for an external loop filter implementation.

#### **Lock Detect**

### **Digital Lock Detect**

The CDCE62005 provides both an analog and a digital lock detect circuit. With respect to lock detect, two signals whose phase difference is less than a prescribed amount are 'locked' otherwise they are 'unlocked'. The phase frequency detector / charge pump compares the clock provided by the input divider and the feedback divider; using the input divider as the phase reference. The digital lock detect circuit implements a programmable lock detect window. Table 45 shows an overview of how to configure the digital lock detect feature. When selecting the digital PLL lock option, the PLL\_LOCK pin will possibly jitter several times between lock and out of lock until the PLL achieves a stable lock. If desired, choosing a wide loop bandwidth and a high number of successive clock cycles virtually eliminates this characteristic. PLL\_LOCK will return to out of lock, if just one cycle is outside the lock detect window or if a cycle slip occurs.



Figure 37. CDCE62005 Digital Lock Detect

| Table 45. CDCE62005 | Lock Detect Window |
|---------------------|--------------------|
|---------------------|--------------------|

|                |          | DIGITAL LOCK D | ETECT    |          |                    |
|----------------|----------|----------------|----------|----------|--------------------|
| Bit Name →     | LOCKW(3) | LOCKW(3)       | LOCKW(3) | LOCKW(3) |                    |
| Register.Bit → | 5.26     | 5.25           | 5.24     | 5.23     | Lock Detect Window |
|                | 0        | 0              | 0        | 0        | 1.5 ns             |
|                | 0        | 0              | 0        | 1        | 5.8 ns             |
|                | 0        | 0              | 1        | 0        | 15.1 ns            |
|                | 0        | 0              | 1        | 1        | Reserved           |
|                | 0        | 1              | 0        | 0        | 3.4 ns             |
|                | 0        | 1              | 0        | 1        | 7.7 ns             |
|                | 0        | 1              | 1        | 0        | 17.0 sn            |
|                | 0        | 1              | 1        | 1        | Reserved           |
|                | 1        | 0              | 0        | 0        | 5.4 ns             |

|                                     |          | DIGITAL LOCK I | DETECT   |          |                    |
|-------------------------------------|----------|----------------|----------|----------|--------------------|
| Bit Name →                          | LOCKW(3) | LOCKW(3)       | LOCKW(3) | LOCKW(3) |                    |
| $\textbf{Register.Bit} \rightarrow$ | 5.26     | 5.25           | 5.24     | 5.23     | Lock Detect Window |
|                                     | 1        | 0              | 0        | 1        | 9.7 ns             |
|                                     | 1        | 0              | 1        | 0        | 19.0 ns            |
|                                     | 1        | 0              | 1        | 1        | Reserved           |
|                                     | 1        | 1              | 0        | 0        | 15.0 ns            |
|                                     | 1        | 1              | 0        | 1        | 19.3 ns            |
|                                     | 1        | 1              | 1        | 0        | 28.6 ns            |
|                                     | 1        | 1              | 1        | 1        | Reserved           |

Table 45. CDCE62005 Lock Detect Window (continued)

### **Crystal Input Interface**

Fundamental mode is the recommended oscillation mode of operation for the input crystal and parallel resonance is the recommended type of circuit for the crystal.

A crystal load capacitance refers to all capacitances in the oscillator feedback loop. It is equal to the amount of capacitance seen between the terminals of the crystal in the circuit. For parallel resonant mode circuits, the correct load capacitance is necessary to ensure the oscillation of the crystal within the expected parameters.

The CDCE62005 implements an input crystal oscillator circuitry, known as the *Colpitts oscillator*, and requires one pad of the crystal to interface with the AUX IN pin; the other pad of the crystal is tied to ground. In this crystal interface, it is important to account for all sources of capacitance when calculating the correct value for the discrete capacitor component,  $C_L$ , for a design.

The CDCE62005 has been characterized with 10-pF parallel resonant crystals. The input crystal oscillator stage in the CDCE62005 is designed to oscillate at the correct frequency for all parallel resonant crystals with low-pull capability and rated with a load capacitance that is equal to the sum of the on-chip load capacitance at the AUX IN pin (10-pF), crystal stray capacitance, and board parasitic capacitance between the crystal and AUX IN pin.

The normalized frequency error of the crystal, as a result of load capacitance mismatch, can be calculated as Equation 7:

$$\frac{\Delta f}{f} = \frac{C_S}{2(C_{L,R} + C_O)} - \frac{C_S}{2(C_{L,A} + C_O)}$$
(7)

Where:

C<sub>S</sub> is the motional capacitance of the crystal

C<sub>0</sub> is the shunt capacitance of the crystal

C<sub>L,R</sub> is the rated load capacitance for the crystal

C<sub>I A</sub> is the actual load capacitance in the implemented PCB for the crystal

Δf is the frequency error of the crystal

f is the rated frequency of the crystal

The first three parameters can be obtained from the crystal vendor.

In order to minimize the frequency error of the crystal to meet application requirements, the difference between the rated load capacitance and the actual load capacitance should be minimized and a crystal with low-pull capability (low CS) should be used.

For example, if an application requires less than  $\pm 50$  ppm frequency error and a crystal with less than  $\pm 50$  ppm frequency tolerance is picked, the characteristics are as follows:  $C_0 = 7$  pF,  $C_S = 10$  µF, and  $C_{L,R} = 12$  pF. In order to meet the required frequency error, calculate  $C_{L,A}$  using Equation 7 to be 17 pF. Subtracting  $C_{L,R}$  from  $C_{L,A}$ , results in 5 pF; care must be taken during printed circuit board (PCB) layout with the crystal and the CDCE62005 to ensure that the sum of the crystal stray capacitance and board parasitic capacitance is less than the calculated 5 pF. Good layout practices are fundamental to the correct operation and reliability of the oscillator. It is critical to locate the crystal components very close to the XIN pin to minimize routing distances. Long traces in the oscillator circuit are a very common source of problems. Do not route other signals across the oscillator circuit. Also, make sure power and high-frequency traces are routed as far away as possible to avoid crosstalk and noise coupling. Avoid the use of vias; if the routing becomes very complex, it is better to use 0- $\Omega$  resistors as bridges to go over other signals. Vias in the oscillator circuit should only be used for connections to

the ground plane. Do not share ground connections; instead, make a separate connection to ground for each component that requires grounding. If possible, place multiple vias in parallel for each connection to the ground plane. Especially in the Colpitts oscillator configuration, the oscillator is very sensitive to capacitance in parallel with the crystal. Therefore, the layout must be designed to minimize stray capacitance across the crystal to less than 5 pF total under all circumstances to ensure proper crystal oscillation. Be sure to take into account both PCB and crystal stray capacitance.

#### **VCO Calibration**

The CDCE62005 includes two on-chip LC oscillator-based VCOs with low phase noise covering a frequency range of 1.75 GHz to 2.356 GHz. The VCO must be calibrated to ensure proper operation over the valid device operating conditions. VCO calibration is controlled by the reference clock input. This calibration requires that the PLL be set up properly to lock the PLL loop and that the reference clock input be present.

The device enters self-calibration of the VCO automatically at power up at device default mode, after the registers have been loaded from the EEPROM and an input clock signal is detected. If there is no input clock available during power up, the VCO will wait for the reference clock before starting calibration.

If the input signal is not valid during self-calibration, it is necessary to re-initiate VCO calibration after the input clock signal stabilizes.

**IMPORTANT NOTE:** Re-calibration is also necessary anytime a PLL setting is changed (e.g. divider ratios in the PLL or loop filter settings are adjusted).

VCO calibration can be initiated by writing to register 6 bits 27 and 22 or register 8 bit 7 (/SLEEP bit).

| · · · · · · · · · · · · · · · · · · · |                                                                                                                                               |                                                                                                                                                                                                                                                           |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ENCAL_MODE<br>Bit 6.27                | VCO CALIBRATION MECHANISM <sup>(1)</sup>                                                                                                      | REMARKS                                                                                                                                                                                                                                                   |  |  |
| 1                                     | VCO calibration starts at ENCAL bit (Register 6 bit 22) toggling low-to-high.                                                                 | The outputs turn off for the duration of the calibration, which are a few ns. This implementation is recommended when the VCO needs to be re-calibrated quickly after a PLL setting was changed. No device block is powered down during this calibration. |  |  |
| 0                                     | Device is powered down when SLEEP bit (Register 8 bit 7) is toggle 1-to-0. After asserting SLEEP from zero to one the VCO becomes calibrated. | All outputs are disabled while SLEEP bit is zero. This implementation is an alternative implementation to option one. It takes a longer duration, as all device blocks are powered down while SLEEP is low.                                               |  |  |

Table 46. VCO Calibration Method Through Register Programming

#### **Start-up Time Estimation**

The CDCE62005 startup time can be estimated based on the parameters defined in Table 47Table 10 and graphically shown in Figure 38.

|                      | Table 47. Start-up Time Dependencies |                                                                                                                                                                                                            |                                                                                                                                     |  |  |  |
|----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PARAMETE<br>R        | DEFINITION                           | DESCRIPTION                                                                                                                                                                                                | METHOD OF DETERMINATION                                                                                                             |  |  |  |
| t <sub>pul</sub>     | Power-up time (low limit)            | Power-supply rise time to low limit of Power On Reset (POR) trip point                                                                                                                                     | Time required for power supply to ramp to 2.27 V                                                                                    |  |  |  |
| t <sub>puh</sub>     | Power-up time (high limit)           | Power-supply rise time to high limit of Power On Reset (POR) trip point                                                                                                                                    | Time required for power supply to ramp to 2.64 V                                                                                    |  |  |  |
| t <sub>rsu</sub>     | Reference start-up time              | After POR releases, the Colpitts oscillator is enabled. This start-up time is required for the oscillator to generate the requisite signal levels for the delay block to be clocked by the reference input | 500 μs best-case and 800 μs worst-case (This is only for crystal connected to AUX IN)                                               |  |  |  |
| t <sub>delay</sub>   | Delay time                           | Internal delay time generated from the clock. This delay provides time for the oscillator to stabilize.                                                                                                    | $\begin{array}{l} t_{delay} = 16384 \times t_{id} \\ t_{id} = period \ of \ input \ clock \ to \ the \ input \ divider \end{array}$ |  |  |  |
| t <sub>VCO_CAL</sub> | VCO calibration time                 | VCO calibration time generated from the PFD clock. This process selects the operating point for the VCO based on the PLL settings.                                                                         | t <sub>VCO_CAL</sub> = 550 x t <sub>PFD</sub><br>t <sub>PFD</sub> = period of the PFD clock                                         |  |  |  |

Table 47. Start-up Time Dependencies

<sup>(1)</sup> A VCO calibration is also initiated if the external PD pin is toggle high-low-high and the ENCAL\_MODE bit (Register 6 bit 27) is preset to 0. In this case all EEPROM registers become reloaded into the device.

# Table 47. Start-up Time Dependencies (continued)

| PARAMETE<br>R         | DEFINITION    | DESCRIPTION | METHOD OF DETERMINATION                       |
|-----------------------|---------------|-------------|-----------------------------------------------|
| t <sub>PLL_LOCK</sub> | PLL lock time |             | tPLL_LOCK = 3/LBW<br>LBW = PLL Loop Bandwidth |



Figure 38. Start-up Time Dependencies

### **Analog Lock Detect**

Figure 39 shows the Analog Lock Detect circuit. Depending upon the phase relationship of the two signals presented at the PFD/CP inputs, the lock detect circuit either charges (if the PLL is locked) or discharges (if PLL is unlocked) the circuit shown via 110µA current sources. An external capacitor determines the sensitivity of the lock detect circuit. The value of the capacitor determines the rate of change of the voltage presented on the output pin PLL\_LOCK and hence how quickly the PLL\_LOCK output toggles based on a change of PLL locked status. The PLL\_LOCK pin is an analog output in analog lock detect mode.

$$Vout = \frac{1}{C} \times i \times t \tag{8}$$

Solving for t yields:

$$t = \frac{V_{\text{out}} \times C}{i} \tag{9}$$

 $V_H = 0.55 \times V_{CC}$ 

$$V_L = 0.35 \times V_{CC}$$

For Example, let:

$$C = 10 \text{ nF}$$

$$V_{cc} = 3.3 \text{ V} : V_{H} \cong 1.8 \text{ V} = V_{Out}$$

$$t = \frac{1.8 \times 10n}{110 \ \mu} \cong 164 \ \mu s \tag{10}$$



Figure 39. CDCE62005 Analog Lock Detect

### DEVICE POWER CALCULATION AND THERMAL MANAGEMENT

The CDCE62005 is a high performance device, therefore careful attention must be paid to device configuration and printed circuit board layout with respect to power consumption. Table 48 provides the power consumption for the individual blocks within the CDCE62005. To estimate total power consumption, calculate the sum of the products of the number of blocks used and the power dissipated of each corresponding block.

| INTERNAL             | BLOCK POWER AT 3.3V (typ.)                                                                    | POWER DISSIPATION/ BLOCK                                                        | NUMBER OF BLOCKS |  |
|----------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------|--|
| Input Circuit        |                                                                                               | 250 mW                                                                          | 1                |  |
| PLL and VCO Core     |                                                                                               | 500 mW                                                                          | 1                |  |
| Output Dividers      | Divider = 1                                                                                   | 60 mW                                                                           | 5                |  |
|                      | Divider > 1                                                                                   | 180 mW                                                                          |                  |  |
| LVPECL Output Buffer |                                                                                               | 75 mW <sup>(1)</sup>                                                            | 5                |  |
| LVDS Output Buffer   |                                                                                               | 76 mW                                                                           | 5                |  |
| LVCMOS Output Buffer | Static                                                                                        | 7 mW                                                                            | 10               |  |
|                      | Transient, 'C <sub>L</sub> ' load, 'f <sub>OUT</sub> ' MHz output frequency, 'V' output swing | $3.3 \times V \times \text{fOUT} \times (C_L + 20 \times 10^{-12}) \times 10^3$ | 10               |  |

Table 48. CDCE62005 Power Consumption

This power estimate determines the degree of thermal management required for a specific design. Employing the thermally enhanced printed circuit board layout shown in Figure 41 insures that the thermal performance curves shown in Figure 40 apply. Observing good thermal layout practices enables the thermal pad on the backside of the QFN-48 package to provide a good thermal path between the die contained within the package and the ambient air. This thermal pad also serves as the ground connection the device; therefore, a low inductance connection to the ground plane is essential.

Figure 41 shows a layout optimized for good thermal performance and a good power supply connection as well. The 7×7 filled via pattern facilitates both considerations. Finally, the recommended layout achieves  $\theta_{JA}$  = 27.3°C/W in still air and 20.3°C/W in an environment with 100 LFM airflow if implemented on a JEDEC compliant thermal test board..



Figure 40. CDCE62005 Die Temperature vs Device Power

<sup>(1)</sup> An additional ~50 mW of power is dissipated externally at the termination resistors per LVPECL output pair.



Figure 41. CDCE62005 Recommended PCB Layout

### CDCE62005 Power Supply Bypassing – Recommended Layout

Figure 42 shows two conceptual layouts detailing recommended placement of power supply bypass capacitors. If the capacitors are mounted on the back side, 0402 components can be employed; however, soldering to the Thermal Dissipation Pad can be difficult. For component side mounting, use 0201 body size capacitors to facilitate signal routing. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low impedance connection to the ground plane.





Back Side Component Side

Figure 42. CDCE62005 Power Supply Bypassing

#### APPLICATION INFORMATION AND GENERAL USAGE HINTS

#### **Fan-out Buffer**

Each output of the CDCE62005 can be configured as a fan-out buffer (divider bypassed) or fan-out buffer with divide and skew control functionality.



Figure 43. CDCE62005 Fan-out Buffer Mode

### **Clock Generator**

The CDCE62005 can generate 5–10 low noise clocks from a single crystal as follows:



Figure 44. CDCE62005 Clock Generator Mode

### Jitter Cleaner - Mixed Mode (1)

The following table presents a common scenario. The CDCE62005 must generate several clocks from a reference that has traversed a backplane. In order for jitter cleaning to take place, the phase noise of the on-board clock path must be better than that of the incoming clock. The designer must pay attention to the optimization of the loop bandwidth of the synthesizer and understand the phase noise profiles of the oscillators involved. Further, other devices on the card require clocks at frequencies not related to the backplane clock. The system requires combinations of differential and single-ended clocks in specific formats with specific phase relationships. (2)

| CLOCK FREQUENCY | INPUT/OUTPUT | FORMAT | NUMBER | CDCE62005 PORT | COMMENT                    |
|-----------------|--------------|--------|--------|----------------|----------------------------|
| 10.000 MHz      | Input        | LVDS   | 1      | SEC_REF        | Low end crystal oscillator |
| 30.72 MHz       | Input        | LVDS   | 1      | PRI_REF        | Reference from backplane   |
| 122.88 MHz      | Output       | LVDS   | 1      | U0             | SERDES Clock               |
| 491.52 MHz      | Output       | LVPECL | 1      | U1             | ASIC                       |
| 245.76 MHz      | Output       | LVPECL | 1      | U2             | FPGA                       |
| 30.72 MHz       | Outputs      | LVCMOS | 2      | U3             | ASIC                       |
| 10.000 MHz      | Outputs      | LVCMOS | 2      | U4             | CPU, DSP                   |

<sup>(2)</sup> Pay special attention when using the universal inputs with two different clock sources. Two clocks derived from the same source may use the internal bias generator and internal termination network without jitter performance degradation. However, if their origin is from different sources (e.g. two independent oscillators) then sharing the internal bias generator can degrade jitter performance significantly.



Figure 45. CDCE62005 Jitter Cleaner Example

### Clocking ADCs with the CDCE62005

High-speed analog to digital converters incorporate high input bandwidth on both the analog port and the sample clock port. Often the input bandwidth far exceeds the sample rate of the converter. Engineers regularly implement receiver chains that take advantage of the characteristics of bandpass sampling. This implementation trend often causes engineers working in communications system design to encounter the term *clock limited performance*. Therefore, it is important to understand the impact of clock jitter on ADC performance. Equation 11 shows the relationship of data converter signal to noise ratio (SNR) to total jitter.

$$SNR_{jitter} = 20 \log_{10} \left[ \frac{1}{2\pi f_{in} jitter_{total}} \right]$$
(11)

Total jitter comprises two components: the intrinsic aperture jitter of the converter and the jitter of the sample clock:

$$jitter_{total} = \sqrt{\left(jitter_{ADC}\right)^2 + \left(jitter_{CLK}\right)^2}$$
(12)

With respect to an ADC with N-bits of resolution, ignoring total jitter, DNL, and input noise, the following equation shows the relationship between resolution and SNR:

$$SNR_{ADC} = 6.02N + 1.76$$
 (13)

Figure 46 plots Equation 11 and Equation 13 for constant values of total jitter. When used in conjunction with most ADCs, the CDCE62005 supports a total jitter performance value of <1 ps.

### **Data Converter Jitter Requirements**



Figure 46. Data Converter Jitter Requirements

### **CDCE62005 SERDES Startup Mode**

A common scenario involves a host communicating to a satellite system via a high-speed wired communications link. Typical communications media might be a cable, backplane, or fiber. The reference clock for the satellite system is embedded in the high speed link. This reference clock must be recovered by the SERDES, however, the recovered clock contains unacceptable levels of jitter due to a degradation of SNR associated with transmission over the media. At system startup, the satellite system must self-configure prior to the recovery and cleanup of the reference clock provided by the host. Furthermore, upon loss of the communication link with the host, the satellite system must continue to operate albeit with limited functionality. Figure 47 shows a block diagram of an optical based system with such a mechanism that takes advantage of the features of the CDCE62005:



Figure 47. CDCE62005 SERDES Startup Overview

The functionality provided by the Smart Multiplexer provides a straightforward implementation of a SERDES clock link. The Auxiliary Input provides a startup clock because it connects to a crystal. The on-chip EEPROM determines the default configuration at power-up; therefore, the CDCE62005 requires no host communication to begin cleaning the recovered clock once it is available. The CDCE62005 immediately begins clocking the satellite components including the SERDES using the crystal as a clock source and a frequency reference. After the SERDES recovers the clock, the CDCE62005 removes the jitter via the on-chip synthesizer/loop filter. The recovered clock from the communications link becomes the frequency reference for the satellite system after the smart multiplexer automatically switches over to it. The CDCE62005 applies the cleaned clock to the recovered clock input on the SERDES; thereby establishing a reliable communications link between host and satellite systems.



Figure 48. CDCE62005 SERDES Startup Mode

### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision B (July, 2009) to Revision C                                               | Page |
|----|-------------------------------------------------------------------------------------------------|------|
| •  | Deleted features involving single-ended clock sources and crystal auxiliary inputs              | 1    |
| •  | Deleted LVCMOS INPUT MODE (AUX_IN) section from Electrical Characteristics table                |      |
|    |                                                                                                 |      |
| Cł | nanges from Revision C (February, 2010) to Revision D                                           | Page |
| •  | Changed many instances in rev D of this data sheet (major changes/additions to this data sheet) | 1    |
| •  | Changed 0 to 1 in SPI_LE description                                                            | 4    |
| •  | Changed last sentence in Description column of Pin 46 and Pin 2                                 | 5    |
| •  | Changed Figure 3                                                                                | 6    |
| •  | Changed pin names in Figure 4                                                                   | 7    |
| •  | Changed Feedback Divider value in Figure 8                                                      | 10   |
| •  | Changed Outputs to Output 1 in P <sub>LVCMOS</sub> Test Conditions                              | 13   |
| •  | Changed PD to Power_Down in LVCMOS INPUT MODE                                                   | 13   |
| •  | Deleted (LVCMOS signals) from Input capacitance                                                 | 13   |
| •  | Changed TIMING REQUIREMENTS table                                                               | 19   |
| •  | Added 1 row to TIMING Requirements table - Input Clock Slew Rate                                | 19   |
| •  | Changed are 25°C to (nominal conditions) in Table 3                                             | 20   |
| •  | Changed Serial Peripheral Interface (SPI) section                                               | 22   |
| •  | Changed Table 6 to Table 4 in Writing to EEPROM section                                         | 25   |
| •  | Added SPI CONTROL INTERFACE TIMING section                                                      | 26   |
| •  | Changed Ram bit 1 description in Table 9                                                        | 30   |
| •  | Changed Ram bit 2 in Table 9                                                                    | 30   |
| •  | Added note to Table 11                                                                          | 32   |
| •  | Changed Smart MUX description in Table 11                                                       | 32   |
| •  | Changed "1" to "0" in rows PRINVBB and SECINVB6 in the description column                       | 32   |
| •  | Changed Ram bit 22 from "0" to "1" in Table 13                                                  | 34   |
| •  | Changed Ram bit 24 from "0" to "1" in Table 13                                                  | 34   |
| •  | Changed Table 14                                                                                | 35   |
| •  | Changed Poer Down state SPI Port status from ON to OFF in Table 15                              | 37   |
| •  | Changed Figure 24                                                                               | 38   |
| •  | Changed Table 16                                                                                | 40   |
| •  | Added note to Table 18                                                                          | 40   |
| •  | Changed AUXSEL from X to 0 in Table 18                                                          | 41   |
| •  | Added note to Table 32                                                                          | 57   |
| •  | Added new sections "Crystal Input Interface", "VCO Calibration" and "Start-up Time Estimation"  | 66   |



### PACKAGE OPTION ADDENDUM

24-Jan-2013

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | •       | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                 |              | (4)               |         |
| CDCE62005RGZR    | ACTIVE | VQFN         | RGZ     | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CDCE<br>62005     | Samples |
| CDCE62005RGZT    | ACTIVE | VQFN         | RGZ     | 48   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CDCE<br>62005     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

## PACKAGE MATERIALS INFORMATION

www.ti.com 19-Feb-2013

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| 7 til dilliononono aro momina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CDCE62005RGZR                 | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| CDCE62005RGZT                 | VQFN            | RGZ                | 48 | 250  | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 19-Feb-2013



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCE62005RGZR | VQFN         | RGZ             | 48   | 2500 | 336.6       | 336.6      | 28.6        |
| CDCE62005RGZT | VQFN         | RGZ             | 48   | 250  | 336.6       | 336.6      | 28.6        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.



## RGZ (S-PVQFN-N48)

### PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>