8T05 REFER TO PAGE 18 FOR B, E AND R PACKAGE PIN CONFIGURATIONS. # DIGITAL 8000 SERIES TTL/MSI ### **DESCRIPTION** The 8T05 consists of the necessary logic to decode a 4-Bit BCD code to seven segment (0 through 9) readout as well as some selected signs and letters. A Ripple Blanking input is provided to implement suppression of leading and/or trailing zeros. The suppression of all numerically insignificant zeros provides an easily read display. Incorporated in the Ripple Blanking output (BI/RBO) is the facility to ground all the outputs. Blanking of the outputs allows for intensity modulation. A Lamp Test input is provided which, when grounded forces all segment outputs high. This allows the viewer to check the validity of the display presentation by testing the integrity of the lamps. The 8T05 has resistor pullups on the outputs to provide source current sufficient to drive interfacing elements. This allows the unit to drive high voltage transistors for neon displays. The 8T05 can also be used to drive common cathode LED displays at moderate light intensity levels. ### **LOGIC DIAGRAM** ## **ELECTRICAL CHARACTERISTICS** (Over Recommended Operating Temperature And Voltage) | | | LIMITS | | | | TE | ST CONDI | | | | |----------------------------|------|----------|--------|-------|------|------|-----------|------------------|---------|----------| | CHARACTERISTICS | MIN | ТҮР | MAX | UNITS | LT | RBI | RBO<br>BI | DRIVEN<br>INPUTS | OUTPUTS | NOTES | | A-G "1" Output Voltage | 3.9 | <u> </u> | | V | 0.4V | | | | -500µA | 7, 9 | | A-G Output Source Current | -2.3 | Į. | | mA | 0.4V | | | | 1.0V | ļ | | A-G "0" Output Voltage | | | 0.3 | l v | 4.5V | 0.4V | 0.4V | | +500µA | 8,9 | | RBO "1" Output Voltage | 3.1 | | | V | | | -160µA | | | 7,9 | | RBO "0" Output Voltage | | | 0.4 | V | | 0.8V | 4.8mA | 0.8∨ | 1 | 8,9 | | "1" Input Current | | | | | | | | | Į. | ļ | | RBI | | | 40 | μА | | 4.5V | | | | | | LT | | | 160 | μΑ | 4.5V | | | | | | | All other Inputs | | 1 | 80 | μΑ | | 4.5V | 4.5V | 4.5V | | | | "O" Input Current | | | | | | | | | | | | RBI | 1 | | -1.2 | mA | | 0.4V | | | | | | BI | 1 | | -2.2 | mA | | | 0.4V | | | | | LT | 1 | | -1.0 | mA | 0.4V | } | | | | | | All Other Inputs | 1 | | -1.6 | mA | | | | 0.4V | | | | Input Voltage Rating | 5.5 | | | V | | ì | 1 | 10mA | Ì | 10 | | Power/Current Consumption: | | | | | | | | | | <u> </u> | | "S" Temperature Range | | | 394/75 | mW/mA | | | 1 | | | 12 | | "N" Temperature Range | | | 110/85 | mW/mA | | 1 | | | | 12 | #### NOTES: - All voltage measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. - 2. All measurements are taken with ground pin tied to zero volts. - 3. Positive current is defined as into the terminal referenced. - 4. Positive NAND Logic Definition: - "UP" Level = "1", "DOWN" Level = "0". - Precautionary measures should be taken to ensure current limiting in accordance with Absolute Maximum Ratings should the isolation diodes become forward biased. - Measurements apply to each element independently. - Output source current is supplied through a resistor to ground. - 8. Output sink current is supplied through a resistor to V<sub>CC</sub>. - 9. See truth table: "1" Threshold = 2.0V for a,b,c,d. "0" Threshold = 0.8V for a,b,c,d. - This test guarantees operation free of input latch-up over the specified operating supply voltage range. - Manufacturer reserves the right to make design and process changes and improvements. - 12. $V_{CC} = 5.25V$ . ### TYPICAL CHARACTERISTIC CURVES ## **SCHEMATIC DIAGRAM** ## TRUTH TABLE | | INPUTS | | | | | | OUTPUTS | | | | | | | | | |------------|--------|---|-----------|--------|--------|-------------------|---------|----------------------|---|---|---|---|---|----------|--| | INPUT CODE | | | LAMP TEST | RBI | BI/RBO | | | DISPLAY<br>CHARACTER | | | | | | | | | d | С | b | 8 | LT | | Note | A | В | С | D | E | F | G | | | | Х | Х | Х | Х | 0 | Х | Х | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 | | | X | X | X | X | 1 | × | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | | | o | 0 | 0 | 0 | 1 | 0 | (Note 1 & 2)<br>0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | | | 0 | 0 | 0 | 0 | 1 | 1 | (Note 2)<br>1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | | 0 | 0 | 0 | 1 | 1 | × | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 1 | 0 | 1 | × | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 | | | 0 | 0 | 1 | 1 | 1 | × | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 | | | 0 | 1 | 0 | 0 | 1 | × | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 닉 | | | 0 | 1 | 0 | 1 | 1 | × | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 | | | 0 | 1 | 1 | 0 | 1 | × | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | <b>b</b> | | | 0 | 1 | 1 | 1 | 1 | × | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | ן ק | | | 1 | 0 | 0 | 0 | 1 | × | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 | | | 1 | 0 | 0 | 1 | 1 | × | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 9 | | | 1 | 0 | 1 | 0 | 1 | × | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | _ | | | 1 | 0 | 1 | 1 | 1 | × | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | | | 1 | 1 | 0 | 0 | 1 | X | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | Я | | | 1 | 1 | 0 | 1 | 1 | X | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1. | | | 1 | 1 | 1 | 0 | . j. 1 | Х | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | <u></u> | | | 1 | 1 | 1 | 1 | 1 | × | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | | <sup>\*</sup>COMMA X = Don't care, either "1" or "0". BI/RBO is an internally wired OR output. ## NOTE: - 1. BI/RBO used as input. - 2. BI/RBO should not be forced high when a, b, c, d, RBI terminals are low, or damage may occur to the unit.