## Schottky Bipolar 8228 # SYSTEM CONTROLLER AND BUS DRIVER FOR 8080A CPU - Single Chip System Control for MCS-80 Systems - Built-in Bi-Directional Bus Driver for Data Bus Isolation - Allows the use of Multiple Byte Instructions (e.g. CALL) for Interrupt Acknowledge - User Selected Single Level Interrupt Vector (RST 7) - 28 Pin Dual In-Line Package - Reduces System Package Count The 8228 is a single chip system controller and bus driver for MCS-80. It generates all signals required to directly interface MCS-80 family RAM, ROM, and I/O components. A bi-directional bus driver is included to provide high system TTL fan-out. It also provides isolation of the 8080 data bus from memory and I/O. This allows for the optimization of control signals, enabling the systems deisgner to use slower memory and I/O. The isolation of the bus driver also provides for enhanced system noise immunity. A user selected single level interrupt vector (RST 7) is provided to simplify real time, interrupt driven, small system requirements. The 8228 also generates the correct control signals to allow the use of multiple byte instructions (e.g., CALL) in response to an INTERRUPT ACKNOWLEDGE by the 8080A. This feature permits large, interrupt driven systems to have an unlimited number of interrupt levels. The 8228 is designed to support a wide variety of system bus structures and also reduce system package count for cost effective, reliable, design of the MCS-80 systems. #### **FUNCTIONAL DESCRIPTION** #### General The 8228 is a single chip System Controller and Data Bus driver for the 8080 Microcomputer System. It generates all control signals required to directly interface MCS-80<sup>™</sup> family RAM, ROM, and I/O components. Schottky Bipolar technology is used to maintain low delay times and provide high output drive capability to support small to medium systems. #### **Bi-Directional Bus Driver** An eight bit, bi-directional bus driver is provided to buffer the 8080 data bus from Memory and I/O devices. The 8080A data bus has an input requirement of 3.3 volts (min) and can drive (sink) a maximum current of 1.9mA. The 8228 data bus driver assures that these input requirements will be not only met but exceeded for enhanced noise immunity. Also, on the system side of the driver adequate drive current is available (10mA Typ.) so that a large number of Memory and I/O devices can be directly connected to the bus. The Bi-Directional Bus Driver is controlled by signals from the Gating Array so that proper bus flow is maintained and its outputs can be forced into their high impedance state (3-state) for DMA activities. #### Status Latch At the beginning of each machine cycle the 8080 CPU issues "status" information on its data bus that indicates the type of activity that will occur during the cycle. The 8228 stores this information in the Status Latch when the STSTB input goes "low". The output of the Status Latch is connected to the Gating Array and is part of the Control Signal generation. #### Gating Array The Gating Array generates control signals ( $\overline{\text{MEM R}}$ , $\overline{\text{MEM W}}$ , $\overline{\text{I/O R}}$ , $\overline{\text{I/O W}}$ and $\overline{\text{INTA}}$ ) by gating the outputs of the Status Latch with signals from the 8080 CPU (DBIN, $\overline{\text{WR}}$ , and HLDA). The "read" control signals (MEM R, I/O R and INTA) are derived from the logical combination of the appropriate Status Bit (or bits) and the DBIN input from the 8080 CPU. The "write" control signals ( $\overline{\text{MEM W}}$ , $\overline{\text{I/O W}}$ ) are derived from the logical combination of the appropriate Status Bit (or bits) and the $\overline{\text{WR}}$ input from the 8080 CPU. All Control Signals are "active low" and directly interface to MCS-80 family RAM, ROM and I/O components. The INTA control signal is normally used to gate the "interrupt instruction port" onto the bus. It also provides a special feature in the 8228. If only one basic vector is needed in the interrupt structure, such as in small systems, the 8228 can automatically insert a RST 7 instruction onto the bus at the proper time. To use this option, simply connect the INTA output of the 8228 (pin 23) to the +12 volt supply through a series resistor (1K ohms). The voltage is sensed internally by the 8228 and logic is "set-up" so that when the DBIN input is active a RST 7 instruction is gated on to the bus when an interrupt is acknowledged. This feature provides a single interrupt vector with no additional components, such as an interrupt instruction port. When using CALL as an Interrupt instruction the 8228 will generate an INTA pulse for each of the three bytes. The BUSEN (Bus Enable) input to the Gating Array is an asynchronous input that forces the data bus output buffers and control signal buffers into their high-impedance state if it is a "one". If BUSEN is a "zero" normal operation of the data buffer and control signals take place. #### 8228 BLOCK DIAGRAM #### **WAVEFORMS** VOLTAGE MEASUREMENT POINTS: D<sub>0</sub>-D<sub>7</sub> (when outputs) Logic "0" = 0.8V, Logic "1" = 3.0V. All other signals measured at 1.5V. ## A.C. Characteristics $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = 5V \pm 5\%$ . | Symbol | Parameter | Limits | | | | |-----------------|------------------------------------------------------------------------------|--------|------|-------|------------------------| | | | Min. | Max. | Units | Condition | | t <sub>PW</sub> | Width of Status Strobe | 22 | | ns | - | | t <sub>SS</sub> | Setup Time, Status Inputs D <sub>0</sub> -D <sub>7</sub> | 8 | | ns | | | t <sub>SH</sub> | Hold Time, Status Inputs D <sub>0</sub> -D <sub>7</sub> | 5 | | ns | | | t <sub>DC</sub> | Delay from STSTB to any Control Signal | 20 | 60 | ns | C <sub>L</sub> = 100pF | | t <sub>RR</sub> | Delay from DBIN to Control Outputs | | 30 | ns | C <sub>L</sub> = 100pF | | t <sub>RE</sub> | Delay from DBIN to Enable/Disable 8080 Bus | | 45 | ns | C <sub>L</sub> = 25pF | | t <sub>RD</sub> | Delay from System Bus to 8080 Bus during Read | | 30 | ns | C <sub>L</sub> = 25pF | | twR | Delay from WR to Control Outputs | 5 | 45 | ns | C <sub>L</sub> = 100pF | | twe | Delay to Enable System Bus DB <sub>0</sub> -DB <sub>7</sub> after STSTB | | 30 | ns | C <sub>L</sub> = 100pF | | t <sub>WD</sub> | Delay from 8080 Bus $D_0$ - $D_7$ to System Bus $DB_0$ - $DB_7$ during Write | 5 | 40 | ns | C <sub>L</sub> = 100pF | | t <sub>E</sub> | Delay from System Bus Enable to System Bus DB <sub>0</sub> -DB <sub>7</sub> | | 30 | ns | C <sub>L</sub> = 100pF | | t <sub>HD</sub> | HLDA to Read Status Outputs | | 25 | ns | | | t <sub>DS</sub> | Setup Time, System Bus Inputs to HLDA | 10 | | ns | | | t <sub>DH</sub> | Hold Time, System Bus Inputs to HLDA | 20 | | ns | C <sub>L</sub> = 100pF | ### **D.C.** Characteristics $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = 5V \pm 5\%$ . | Symbol | Parameter | Limits | | | | | | |----------------------|-----------------------------------------------------------------------------------------|--------|---------|------|------|------------------------------------------------|--| | | | Min. | Typ.[1] | Max. | Unit | Test Conditions | | | v <sub>c</sub> | Input Clamp Voltage, All Inputs | | .75 | -1.0 | ٧ | V <sub>CC</sub> =4.75V; I <sub>C</sub> =-5mA | | | l <sub>F</sub> | Input Load Current, STSTB | | | 500 | μΑ | V <sub>CC</sub> = 5.25V | | | | D <sub>2</sub> & D <sub>6</sub> | | | 750 | μΑ | V <sub>F</sub> = 0.45V | | | | D <sub>0</sub> , D <sub>1</sub> , D <sub>4</sub> , D <sub>5</sub> ,<br>& D <sub>7</sub> | | | 250 | μΑ | | | | | All Other Inputs | | | 250 | μΑ | | | | l <sub>R</sub> | Input Leakage Current<br>STSTB | | | 100 | μΑ | V <sub>CC</sub> =5.25V | | | | DB <sub>0</sub> -DB <sub>7</sub> | | | 20 | μΑ | V <sub>R</sub> = 5.25V | | | | All Other Inputs | | | 100 | μΑ | | | | V <sub>TH</sub> | Input Threshold Voltage, All Inputs | 0.8 | | 2.0 | V | V <sub>CC</sub> = 5V | | | Icc | Power Supply Current | | 140 | 190 | mA | V <sub>CC</sub> =5.25V | | | V <sub>OL</sub> | Output Low Voltage,<br>D <sub>0</sub> -D <sub>7</sub> | | | .45 | ٧ | V <sub>CC</sub> =4.75V; I <sub>OL</sub> =2mA | | | | All Other Outputs | | | .45 | V | I <sub>OL</sub> = 10mA | | | V <sub>OH</sub> | Output High Voltage,<br>D <sub>0</sub> -D <sub>7</sub> | 3.6 | 3.8 | | V | V <sub>CC</sub> =4.75V; I <sub>OH</sub> =-10μA | | | | All Other Outputs | 2.4 | | | V | I <sub>OH</sub> = -1mA | | | los | Short Circuit Current, All Outputs | 15 | | 90 | mA | V <sub>CC</sub> =5V | | | l <sub>O</sub> (off) | Off State Output Current, All Control Outputs | | | 100 | μΑ | V <sub>CC</sub> =5.25V; V <sub>O</sub> =5.25 | | | | | | | -100 | μΑ | V <sub>O</sub> =.45V | | | INT | INTA Current | | | 5 | mA | (See Figure below) | | Note 1: Typical values are for TA = 25°C and nominal supply voltages. #### Capacitance This parameter is periodically sampled and not 100% tested. | Symbol | Parameter | Min. | Typ.[1] | Max. | Unit | |------------------|---------------------------------------|------|---------|------|------| | C <sub>IN</sub> | Input Capacitance | | 8 | 12 | pF | | C <sub>OUT</sub> | Output Capacitance<br>Control Signals | - | 7 | 15 | pF | | 1/0 | I/O Capacitance<br>(D or DB) | | 8 | 15 | pF | TEST CONDITIONS: $V_{BIAS} = 2.5V$ , $V_{CC} = 5.0V$ , $T_A = 25^{\circ}C$ , f = 1 MHz. Note 2: For D<sub>0</sub>-D<sub>7</sub>: R<sub>1</sub> = $4K\Omega$ , R<sub>2</sub> = $\infty\Omega$ , C<sub>L</sub> = 25pF. For all other outputs: R<sub>1</sub> = $500\Omega$ , R<sub>2</sub> = $1K\Omega$ , C<sub>L</sub> = 100pF.